mirror of https://github.com/ARMmbed/mbed-os.git
Add freeze timer on debug for all STM32 devices
This is a continuation of the work done on the STM32F401xE devices only.pull/5130/head
parent
8569c09626
commit
9f86a32baf
|
|
@ -47,6 +47,7 @@
|
||||||
#define TIM_MST_UP_IRQ TIM1_BRK_UP_TRG_COM_IRQn
|
#define TIM_MST_UP_IRQ TIM1_BRK_UP_TRG_COM_IRQn
|
||||||
#define TIM_MST_OC_IRQ TIM1_CC_IRQn
|
#define TIM_MST_OC_IRQ TIM1_CC_IRQn
|
||||||
#define TIM_MST_RCC __TIM1_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM1_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM1()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM1_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM1_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM1_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM1_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -47,6 +47,7 @@
|
||||||
#define TIM_MST_UP_IRQ TIM1_BRK_UP_TRG_COM_IRQn
|
#define TIM_MST_UP_IRQ TIM1_BRK_UP_TRG_COM_IRQn
|
||||||
#define TIM_MST_OC_IRQ TIM1_CC_IRQn
|
#define TIM_MST_OC_IRQ TIM1_CC_IRQn
|
||||||
#define TIM_MST_RCC __TIM1_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM1_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM1()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM1_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM1_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM1_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM1_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@ extern "C" {
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@ extern "C" {
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -47,6 +47,7 @@
|
||||||
#define TIM_MST_UP_IRQ TIM1_BRK_UP_TRG_COM_IRQn
|
#define TIM_MST_UP_IRQ TIM1_BRK_UP_TRG_COM_IRQn
|
||||||
#define TIM_MST_OC_IRQ TIM1_CC_IRQn
|
#define TIM_MST_OC_IRQ TIM1_CC_IRQn
|
||||||
#define TIM_MST_RCC __TIM1_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM1_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM1()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM1_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM1_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM1_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM1_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM4
|
#define TIM_MST TIM4
|
||||||
#define TIM_MST_IRQ TIM4_IRQn
|
#define TIM_MST_IRQ TIM4_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM4_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM4_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM4()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM4_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM4_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM4_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM4_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM4
|
#define TIM_MST TIM4
|
||||||
#define TIM_MST_IRQ TIM4_IRQn
|
#define TIM_MST_IRQ TIM4_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM4_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM4_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM4()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM4_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM4_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM4_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM4_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM4
|
#define TIM_MST TIM4
|
||||||
#define TIM_MST_IRQ TIM4_IRQn
|
#define TIM_MST_IRQ TIM4_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM4_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM4_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM4()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM4_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM4_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM4_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM4_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@ extern "C" {
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM21
|
#define TIM_MST TIM21
|
||||||
#define TIM_MST_IRQ TIM21_IRQn
|
#define TIM_MST_IRQ TIM21_IRQn
|
||||||
#define TIM_MST_RCC __TIM21_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM21_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM21()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM21_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM21_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM21_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM21_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM21
|
#define TIM_MST TIM21
|
||||||
#define TIM_MST_IRQ TIM21_IRQn
|
#define TIM_MST_IRQ TIM21_IRQn
|
||||||
#define TIM_MST_RCC __TIM21_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM21_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM21()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM21_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM21_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM21_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM21_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM21
|
#define TIM_MST TIM21
|
||||||
#define TIM_MST_IRQ TIM21_IRQn
|
#define TIM_MST_IRQ TIM21_IRQn
|
||||||
#define TIM_MST_RCC __TIM21_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM21_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM21()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM21_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM21_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM21_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM21_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM21
|
#define TIM_MST TIM21
|
||||||
#define TIM_MST_IRQ TIM21_IRQn
|
#define TIM_MST_IRQ TIM21_IRQn
|
||||||
#define TIM_MST_RCC __TIM21_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM21_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM21()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM21_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM21_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM21_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM21_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM21
|
#define TIM_MST TIM21
|
||||||
#define TIM_MST_IRQ TIM21_IRQn
|
#define TIM_MST_IRQ TIM21_IRQn
|
||||||
#define TIM_MST_RCC __TIM21_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM21_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM21()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM21_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM21_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM21_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM21_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM2
|
#define TIM_MST TIM2
|
||||||
#define TIM_MST_IRQ TIM2_IRQn
|
#define TIM_MST_IRQ TIM2_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM2_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM2_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM2()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM2_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM2_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM2_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM2_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
|
|
@ -46,6 +46,7 @@
|
||||||
#define TIM_MST TIM5
|
#define TIM_MST TIM5
|
||||||
#define TIM_MST_IRQ TIM5_IRQn
|
#define TIM_MST_IRQ TIM5_IRQn
|
||||||
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
#define TIM_MST_RCC __HAL_RCC_TIM5_CLK_ENABLE()
|
||||||
|
#define TIM_MST_DBGMCU_FREEZE __HAL_DBGMCU_FREEZE_TIM5()
|
||||||
|
|
||||||
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
#define TIM_MST_RESET_ON __HAL_RCC_TIM5_FORCE_RESET()
|
||||||
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
#define TIM_MST_RESET_OFF __HAL_RCC_TIM5_RELEASE_RESET()
|
||||||
|
|
|
||||||
Loading…
Reference in New Issue