mirror of https://github.com/ARMmbed/mbed-os.git
				
				
				
			STM32L4S5xI introduction
							parent
							
								
									6fb5e609c3
								
							
						
					
					
						commit
						c65ad59ccd
					
				| 
						 | 
				
			
			@ -0,0 +1,406 @@
 | 
			
		|||
;*******************************************************************************
 | 
			
		||||
;* File Name          : startup_stm32l4s5xx.s
 | 
			
		||||
;* Author             : MCD Application Team
 | 
			
		||||
;* Description        : STM32L4S5xx Ultra Low Power devices vector table for MDK-ARM toolchain.
 | 
			
		||||
;*                      This module performs:
 | 
			
		||||
;*                      - Set the initial SP
 | 
			
		||||
;*                      - Set the initial PC == Reset_Handler
 | 
			
		||||
;*                      - Set the vector table entries with the exceptions ISR address
 | 
			
		||||
;*                      - Branches to __main in the C library (which eventually
 | 
			
		||||
;*                        calls main()).
 | 
			
		||||
;*                      After Reset the Cortex-M4 processor is in Thread mode,
 | 
			
		||||
;*                      priority is Privileged, and the Stack is set to Main.
 | 
			
		||||
;*******************************************************************************
 | 
			
		||||
;*
 | 
			
		||||
;* <h2><center>© Copyright (c) 2017 STMicroelectronics.
 | 
			
		||||
;* All rights reserved.</center></h2>
 | 
			
		||||
;*
 | 
			
		||||
;* This software component is licensed by ST under BSD 3-Clause license,
 | 
			
		||||
;* the "License"; You may not use this file except in compliance with the
 | 
			
		||||
;* License. You may obtain a copy of the License at:
 | 
			
		||||
;*                        opensource.org/licenses/BSD-3-Clause
 | 
			
		||||
;*
 | 
			
		||||
;*******************************************************************************
 | 
			
		||||
;* <<< Use Configuration Wizard in Context Menu >>>
 | 
			
		||||
                PRESERVE8
 | 
			
		||||
                THUMB
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
; Vector Table Mapped to Address 0 at Reset
 | 
			
		||||
                AREA    RESET, DATA, READONLY
 | 
			
		||||
                EXPORT  __Vectors
 | 
			
		||||
                EXPORT  __Vectors_End
 | 
			
		||||
                EXPORT  __Vectors_Size
 | 
			
		||||
 | 
			
		||||
                IMPORT  |Image$$ARM_LIB_STACK$$ZI$$Limit|
 | 
			
		||||
__Vectors       DCD     |Image$$ARM_LIB_STACK$$ZI$$Limit|               ; Top of Stack
 | 
			
		||||
                DCD     Reset_Handler              ; Reset Handler
 | 
			
		||||
                DCD     NMI_Handler                ; NMI Handler
 | 
			
		||||
                DCD     HardFault_Handler          ; Hard Fault Handler
 | 
			
		||||
                DCD     MemManage_Handler          ; MPU Fault Handler
 | 
			
		||||
                DCD     BusFault_Handler           ; Bus Fault Handler
 | 
			
		||||
                DCD     UsageFault_Handler         ; Usage Fault Handler
 | 
			
		||||
                DCD     0                          ; Reserved
 | 
			
		||||
                DCD     0                          ; Reserved
 | 
			
		||||
                DCD     0                          ; Reserved
 | 
			
		||||
                DCD     0                          ; Reserved
 | 
			
		||||
                DCD     SVC_Handler                ; SVCall Handler
 | 
			
		||||
                DCD     DebugMon_Handler           ; Debug Monitor Handler
 | 
			
		||||
                DCD     0                          ; Reserved
 | 
			
		||||
                DCD     PendSV_Handler             ; PendSV Handler
 | 
			
		||||
                DCD     SysTick_Handler            ; SysTick Handler
 | 
			
		||||
 | 
			
		||||
                ; External Interrupts
 | 
			
		||||
                DCD     WWDG_IRQHandler                   ; Window WatchDog
 | 
			
		||||
                DCD     PVD_PVM_IRQHandler                ; PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection
 | 
			
		||||
                DCD     TAMP_STAMP_IRQHandler             ; Tamper and TimeStamps through the EXTI line
 | 
			
		||||
                DCD     RTC_WKUP_IRQHandler               ; RTC Wakeup through the EXTI line
 | 
			
		||||
                DCD     FLASH_IRQHandler                  ; FLASH
 | 
			
		||||
                DCD     RCC_IRQHandler                    ; RCC
 | 
			
		||||
                DCD     EXTI0_IRQHandler                  ; EXTI Line0
 | 
			
		||||
                DCD     EXTI1_IRQHandler                  ; EXTI Line1
 | 
			
		||||
                DCD     EXTI2_IRQHandler                  ; EXTI Line2
 | 
			
		||||
                DCD     EXTI3_IRQHandler                  ; EXTI Line3
 | 
			
		||||
                DCD     EXTI4_IRQHandler                  ; EXTI Line4
 | 
			
		||||
                DCD     DMA1_Channel1_IRQHandler          ; DMA1 Channel 1
 | 
			
		||||
                DCD     DMA1_Channel2_IRQHandler          ; DMA1 Channel 2
 | 
			
		||||
                DCD     DMA1_Channel3_IRQHandler          ; DMA1 Channel 3
 | 
			
		||||
                DCD     DMA1_Channel4_IRQHandler          ; DMA1 Channel 4
 | 
			
		||||
                DCD     DMA1_Channel5_IRQHandler          ; DMA1 Channel 5
 | 
			
		||||
                DCD     DMA1_Channel6_IRQHandler          ; DMA1 Channel 6
 | 
			
		||||
                DCD     DMA1_Channel7_IRQHandler          ; DMA1 Channel 7
 | 
			
		||||
                DCD     ADC1_IRQHandler                   ; ADC1
 | 
			
		||||
                DCD     CAN1_TX_IRQHandler                ; CAN1 TX
 | 
			
		||||
                DCD     CAN1_RX0_IRQHandler               ; CAN1 RX0
 | 
			
		||||
                DCD     CAN1_RX1_IRQHandler               ; CAN1 RX1
 | 
			
		||||
                DCD     CAN1_SCE_IRQHandler               ; CAN1 SCE
 | 
			
		||||
                DCD     EXTI9_5_IRQHandler                ; External Line[9:5]s
 | 
			
		||||
                DCD     TIM1_BRK_TIM15_IRQHandler         ; TIM1 Break and TIM15
 | 
			
		||||
                DCD     TIM1_UP_TIM16_IRQHandler          ; TIM1 Update and TIM16
 | 
			
		||||
                DCD     TIM1_TRG_COM_TIM17_IRQHandler     ; TIM1 Trigger and Commutation and TIM17
 | 
			
		||||
                DCD     TIM1_CC_IRQHandler                ; TIM1 Capture Compare
 | 
			
		||||
                DCD     TIM2_IRQHandler                   ; TIM2
 | 
			
		||||
                DCD     TIM3_IRQHandler                   ; TIM3
 | 
			
		||||
                DCD     TIM4_IRQHandler                   ; TIM4
 | 
			
		||||
                DCD     I2C1_EV_IRQHandler                ; I2C1 Event
 | 
			
		||||
                DCD     I2C1_ER_IRQHandler                ; I2C1 Error
 | 
			
		||||
                DCD     I2C2_EV_IRQHandler                ; I2C2 Event
 | 
			
		||||
                DCD     I2C2_ER_IRQHandler                ; I2C2 Error
 | 
			
		||||
                DCD     SPI1_IRQHandler                   ; SPI1
 | 
			
		||||
                DCD     SPI2_IRQHandler                   ; SPI2
 | 
			
		||||
                DCD     USART1_IRQHandler                 ; USART1
 | 
			
		||||
                DCD     USART2_IRQHandler                 ; USART2
 | 
			
		||||
                DCD     USART3_IRQHandler                 ; USART3
 | 
			
		||||
                DCD     EXTI15_10_IRQHandler              ; External Line[15:10]
 | 
			
		||||
                DCD     RTC_Alarm_IRQHandler              ; RTC Alarm (A and B) through EXTI Line
 | 
			
		||||
                DCD     DFSDM1_FLT3_IRQHandler            ; DFSDM1 Filter 3 global Interrupt
 | 
			
		||||
                DCD     TIM8_BRK_IRQHandler               ; TIM8 Break Interrupt
 | 
			
		||||
                DCD     TIM8_UP_IRQHandler                ; TIM8 Update Interrupt
 | 
			
		||||
                DCD     TIM8_TRG_COM_IRQHandler           ; TIM8 Trigger and Commutation Interrupt
 | 
			
		||||
                DCD     TIM8_CC_IRQHandler                ; TIM8 Capture Compare Interrupt
 | 
			
		||||
                DCD     0                                 ; Reserved
 | 
			
		||||
                DCD     FMC_IRQHandler                    ; FMC
 | 
			
		||||
                DCD     SDMMC1_IRQHandler                 ; SDMMC1
 | 
			
		||||
                DCD     TIM5_IRQHandler                   ; TIM5
 | 
			
		||||
                DCD     SPI3_IRQHandler                   ; SPI3
 | 
			
		||||
                DCD     UART4_IRQHandler                  ; UART4
 | 
			
		||||
                DCD     UART5_IRQHandler                  ; UART5
 | 
			
		||||
                DCD     TIM6_DAC_IRQHandler               ; TIM6 and DAC1&2 underrun errors
 | 
			
		||||
                DCD     TIM7_IRQHandler                   ; TIM7
 | 
			
		||||
                DCD     DMA2_Channel1_IRQHandler          ; DMA2 Channel 1
 | 
			
		||||
                DCD     DMA2_Channel2_IRQHandler          ; DMA2 Channel 2
 | 
			
		||||
                DCD     DMA2_Channel3_IRQHandler          ; DMA2 Channel 3
 | 
			
		||||
                DCD     DMA2_Channel4_IRQHandler          ; DMA2 Channel 4
 | 
			
		||||
                DCD     DMA2_Channel5_IRQHandler          ; DMA2 Channel 5
 | 
			
		||||
                DCD     DFSDM1_FLT0_IRQHandler            ; DFSDM1 Filter 0 global Interrupt
 | 
			
		||||
                DCD     DFSDM1_FLT1_IRQHandler            ; DFSDM1 Filter 1 global Interrupt
 | 
			
		||||
                DCD     DFSDM1_FLT2_IRQHandler            ; DFSDM1 Filter 2 global Interrupt
 | 
			
		||||
                DCD     COMP_IRQHandler                   ; COMP Interrupt
 | 
			
		||||
                DCD     LPTIM1_IRQHandler                 ; LP TIM1 interrupt
 | 
			
		||||
                DCD     LPTIM2_IRQHandler                 ; LP TIM2 interrupt
 | 
			
		||||
                DCD     OTG_FS_IRQHandler                 ; USB OTG FS
 | 
			
		||||
                DCD     DMA2_Channel6_IRQHandler          ; DMA2 Channel 6
 | 
			
		||||
                DCD     DMA2_Channel7_IRQHandler          ; DMA2 Channel 7
 | 
			
		||||
                DCD     LPUART1_IRQHandler                ; LP UART1 interrupt
 | 
			
		||||
                DCD     OCTOSPI1_IRQHandler               ; OctoSPI1 global interrupt
 | 
			
		||||
                DCD     I2C3_EV_IRQHandler                ; I2C3 event
 | 
			
		||||
                DCD     I2C3_ER_IRQHandler                ; I2C3 error
 | 
			
		||||
                DCD     SAI1_IRQHandler                   ; Serial Audio Interface 1 global interrupt
 | 
			
		||||
                DCD     SAI2_IRQHandler                   ; Serial Audio Interface 2 global interrupt
 | 
			
		||||
                DCD     OCTOSPI2_IRQHandler               ; OctoSPI2 global interrupt
 | 
			
		||||
                DCD     TSC_IRQHandler                    ; Touch Sense Controller global interrupt
 | 
			
		||||
                DCD     0                                 ; Reserved
 | 
			
		||||
                DCD     AES_IRQHandler                    ; AES global interrupt
 | 
			
		||||
                DCD     RNG_IRQHandler                    ; RNG global interrupt
 | 
			
		||||
                DCD     FPU_IRQHandler                    ; FPU
 | 
			
		||||
                DCD     HASH_CRS_IRQHandler               ; HASH and CRS global interrupt
 | 
			
		||||
                DCD     I2C4_ER_IRQHandler                ; I2C4 error
 | 
			
		||||
                DCD     I2C4_EV_IRQHandler                ; I2C4 event
 | 
			
		||||
                DCD     DCMI_IRQHandler                   ; DCMI global interrupt
 | 
			
		||||
                DCD     0                                 ; Reserved
 | 
			
		||||
                DCD     0                                 ; Reserved
 | 
			
		||||
                DCD     0                                 ; Reserved
 | 
			
		||||
                DCD     0                                 ; Reserved
 | 
			
		||||
                DCD     DMA2D_IRQHandler                  ; DMA2D global interrupt
 | 
			
		||||
                DCD     LTDC_IRQHandler                   ; LTDC global interrupt
 | 
			
		||||
                DCD     LTDC_ER_IRQHandler                ; LTDC error global interrupt
 | 
			
		||||
                DCD     GFXMMU_IRQHandler                 ; GFXMMU global interrupt
 | 
			
		||||
                DCD     DMAMUX1_OVR_IRQHandler            ; DMAMUX1 overrun global interrupt
 | 
			
		||||
 | 
			
		||||
__Vectors_End
 | 
			
		||||
 | 
			
		||||
__Vectors_Size  EQU  __Vectors_End - __Vectors
 | 
			
		||||
 | 
			
		||||
                AREA    |.text|, CODE, READONLY
 | 
			
		||||
 | 
			
		||||
; Reset handler
 | 
			
		||||
Reset_Handler    PROC
 | 
			
		||||
                 EXPORT  Reset_Handler             [WEAK]
 | 
			
		||||
        IMPORT  SystemInit
 | 
			
		||||
        IMPORT  __main
 | 
			
		||||
 | 
			
		||||
                 LDR     R0, =SystemInit
 | 
			
		||||
                 BLX     R0
 | 
			
		||||
                 LDR     R0, =__main
 | 
			
		||||
                 BX      R0
 | 
			
		||||
                 ENDP
 | 
			
		||||
 | 
			
		||||
; Dummy Exception Handlers (infinite loops which can be modified)
 | 
			
		||||
 | 
			
		||||
NMI_Handler     PROC
 | 
			
		||||
                EXPORT  NMI_Handler                [WEAK]
 | 
			
		||||
                B       .
 | 
			
		||||
                ENDP
 | 
			
		||||
HardFault_Handler\
 | 
			
		||||
                PROC
 | 
			
		||||
                EXPORT  HardFault_Handler          [WEAK]
 | 
			
		||||
                B       .
 | 
			
		||||
                ENDP
 | 
			
		||||
MemManage_Handler\
 | 
			
		||||
                PROC
 | 
			
		||||
                EXPORT  MemManage_Handler          [WEAK]
 | 
			
		||||
                B       .
 | 
			
		||||
                ENDP
 | 
			
		||||
BusFault_Handler\
 | 
			
		||||
                PROC
 | 
			
		||||
                EXPORT  BusFault_Handler           [WEAK]
 | 
			
		||||
                B       .
 | 
			
		||||
                ENDP
 | 
			
		||||
UsageFault_Handler\
 | 
			
		||||
                PROC
 | 
			
		||||
                EXPORT  UsageFault_Handler         [WEAK]
 | 
			
		||||
                B       .
 | 
			
		||||
                ENDP
 | 
			
		||||
SVC_Handler     PROC
 | 
			
		||||
                EXPORT  SVC_Handler                [WEAK]
 | 
			
		||||
                B       .
 | 
			
		||||
                ENDP
 | 
			
		||||
DebugMon_Handler\
 | 
			
		||||
                PROC
 | 
			
		||||
                EXPORT  DebugMon_Handler           [WEAK]
 | 
			
		||||
                B       .
 | 
			
		||||
                ENDP
 | 
			
		||||
PendSV_Handler  PROC
 | 
			
		||||
                EXPORT  PendSV_Handler             [WEAK]
 | 
			
		||||
                B       .
 | 
			
		||||
                ENDP
 | 
			
		||||
SysTick_Handler PROC
 | 
			
		||||
                EXPORT  SysTick_Handler            [WEAK]
 | 
			
		||||
                B       .
 | 
			
		||||
                ENDP
 | 
			
		||||
 | 
			
		||||
Default_Handler PROC
 | 
			
		||||
 | 
			
		||||
        EXPORT     WWDG_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     PVD_PVM_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     TAMP_STAMP_IRQHandler             [WEAK]
 | 
			
		||||
        EXPORT     RTC_WKUP_IRQHandler               [WEAK]
 | 
			
		||||
        EXPORT     FLASH_IRQHandler                  [WEAK]
 | 
			
		||||
        EXPORT     RCC_IRQHandler                    [WEAK]
 | 
			
		||||
        EXPORT     EXTI0_IRQHandler                  [WEAK]
 | 
			
		||||
        EXPORT     EXTI1_IRQHandler                  [WEAK]
 | 
			
		||||
        EXPORT     EXTI2_IRQHandler                  [WEAK]
 | 
			
		||||
        EXPORT     EXTI3_IRQHandler                  [WEAK]
 | 
			
		||||
        EXPORT     EXTI4_IRQHandler                  [WEAK]
 | 
			
		||||
        EXPORT     DMA1_Channel1_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA1_Channel2_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA1_Channel3_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA1_Channel4_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA1_Channel5_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA1_Channel6_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA1_Channel7_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     ADC1_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     CAN1_TX_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     CAN1_RX0_IRQHandler               [WEAK]
 | 
			
		||||
        EXPORT     CAN1_RX1_IRQHandler               [WEAK]
 | 
			
		||||
        EXPORT     CAN1_SCE_IRQHandler               [WEAK]
 | 
			
		||||
        EXPORT     EXTI9_5_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     TIM1_BRK_TIM15_IRQHandler         [WEAK]
 | 
			
		||||
        EXPORT     TIM1_UP_TIM16_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     TIM1_TRG_COM_TIM17_IRQHandler     [WEAK]
 | 
			
		||||
        EXPORT     TIM1_CC_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     TIM2_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     TIM3_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     TIM4_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     I2C1_EV_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     I2C1_ER_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     I2C2_EV_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     I2C2_ER_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     SPI1_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     SPI2_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     USART1_IRQHandler                 [WEAK]
 | 
			
		||||
        EXPORT     USART2_IRQHandler                 [WEAK]
 | 
			
		||||
        EXPORT     USART3_IRQHandler                 [WEAK]
 | 
			
		||||
        EXPORT     EXTI15_10_IRQHandler              [WEAK]
 | 
			
		||||
        EXPORT     RTC_Alarm_IRQHandler              [WEAK]
 | 
			
		||||
        EXPORT     DFSDM1_FLT3_IRQHandler            [WEAK]
 | 
			
		||||
        EXPORT     TIM8_BRK_IRQHandler               [WEAK]
 | 
			
		||||
        EXPORT     TIM8_UP_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     TIM8_TRG_COM_IRQHandler           [WEAK]
 | 
			
		||||
        EXPORT     TIM8_CC_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     FMC_IRQHandler                    [WEAK]
 | 
			
		||||
        EXPORT     SDMMC1_IRQHandler                 [WEAK]
 | 
			
		||||
        EXPORT     TIM5_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     SPI3_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     UART4_IRQHandler                  [WEAK]
 | 
			
		||||
        EXPORT     UART5_IRQHandler                  [WEAK]
 | 
			
		||||
        EXPORT     TIM6_DAC_IRQHandler               [WEAK]
 | 
			
		||||
        EXPORT     TIM7_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     DMA2_Channel1_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA2_Channel2_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA2_Channel3_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA2_Channel4_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA2_Channel5_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DFSDM1_FLT0_IRQHandler            [WEAK]
 | 
			
		||||
        EXPORT     DFSDM1_FLT1_IRQHandler            [WEAK]
 | 
			
		||||
        EXPORT     DFSDM1_FLT2_IRQHandler            [WEAK]
 | 
			
		||||
        EXPORT     COMP_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     LPTIM1_IRQHandler                 [WEAK]
 | 
			
		||||
        EXPORT     LPTIM2_IRQHandler                 [WEAK]
 | 
			
		||||
        EXPORT     OTG_FS_IRQHandler                 [WEAK]
 | 
			
		||||
        EXPORT     DMA2_Channel6_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     DMA2_Channel7_IRQHandler          [WEAK]
 | 
			
		||||
        EXPORT     LPUART1_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     OCTOSPI1_IRQHandler               [WEAK]
 | 
			
		||||
        EXPORT     I2C3_EV_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     I2C3_ER_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     SAI1_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     SAI2_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     OCTOSPI2_IRQHandler               [WEAK]
 | 
			
		||||
        EXPORT     TSC_IRQHandler                    [WEAK]
 | 
			
		||||
        EXPORT     AES_IRQHandler                    [WEAK]
 | 
			
		||||
        EXPORT     RNG_IRQHandler                    [WEAK]
 | 
			
		||||
        EXPORT     FPU_IRQHandler                    [WEAK]
 | 
			
		||||
        EXPORT     HASH_CRS_IRQHandler               [WEAK]
 | 
			
		||||
        EXPORT     I2C4_ER_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     I2C4_EV_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     DCMI_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     DMA2D_IRQHandler                  [WEAK]
 | 
			
		||||
        EXPORT     LTDC_IRQHandler                   [WEAK]
 | 
			
		||||
        EXPORT     LTDC_ER_IRQHandler                [WEAK]
 | 
			
		||||
        EXPORT     GFXMMU_IRQHandler                 [WEAK]
 | 
			
		||||
        EXPORT     DMAMUX1_OVR_IRQHandler             [WEAK]
 | 
			
		||||
 | 
			
		||||
WWDG_IRQHandler
 | 
			
		||||
PVD_PVM_IRQHandler
 | 
			
		||||
TAMP_STAMP_IRQHandler
 | 
			
		||||
RTC_WKUP_IRQHandler
 | 
			
		||||
FLASH_IRQHandler
 | 
			
		||||
RCC_IRQHandler
 | 
			
		||||
EXTI0_IRQHandler
 | 
			
		||||
EXTI1_IRQHandler
 | 
			
		||||
EXTI2_IRQHandler
 | 
			
		||||
EXTI3_IRQHandler
 | 
			
		||||
EXTI4_IRQHandler
 | 
			
		||||
DMA1_Channel1_IRQHandler
 | 
			
		||||
DMA1_Channel2_IRQHandler
 | 
			
		||||
DMA1_Channel3_IRQHandler
 | 
			
		||||
DMA1_Channel4_IRQHandler
 | 
			
		||||
DMA1_Channel5_IRQHandler
 | 
			
		||||
DMA1_Channel6_IRQHandler
 | 
			
		||||
DMA1_Channel7_IRQHandler
 | 
			
		||||
ADC1_IRQHandler
 | 
			
		||||
CAN1_TX_IRQHandler
 | 
			
		||||
CAN1_RX0_IRQHandler
 | 
			
		||||
CAN1_RX1_IRQHandler
 | 
			
		||||
CAN1_SCE_IRQHandler
 | 
			
		||||
EXTI9_5_IRQHandler
 | 
			
		||||
TIM1_BRK_TIM15_IRQHandler
 | 
			
		||||
TIM1_UP_TIM16_IRQHandler
 | 
			
		||||
TIM1_TRG_COM_TIM17_IRQHandler
 | 
			
		||||
TIM1_CC_IRQHandler
 | 
			
		||||
TIM2_IRQHandler
 | 
			
		||||
TIM3_IRQHandler
 | 
			
		||||
TIM4_IRQHandler
 | 
			
		||||
I2C1_EV_IRQHandler
 | 
			
		||||
I2C1_ER_IRQHandler
 | 
			
		||||
I2C2_EV_IRQHandler
 | 
			
		||||
I2C2_ER_IRQHandler
 | 
			
		||||
SPI1_IRQHandler
 | 
			
		||||
SPI2_IRQHandler
 | 
			
		||||
USART1_IRQHandler
 | 
			
		||||
USART2_IRQHandler
 | 
			
		||||
USART3_IRQHandler
 | 
			
		||||
EXTI15_10_IRQHandler
 | 
			
		||||
RTC_Alarm_IRQHandler
 | 
			
		||||
DFSDM1_FLT3_IRQHandler
 | 
			
		||||
TIM8_BRK_IRQHandler
 | 
			
		||||
TIM8_UP_IRQHandler
 | 
			
		||||
TIM8_TRG_COM_IRQHandler
 | 
			
		||||
TIM8_CC_IRQHandler
 | 
			
		||||
FMC_IRQHandler
 | 
			
		||||
SDMMC1_IRQHandler
 | 
			
		||||
TIM5_IRQHandler
 | 
			
		||||
SPI3_IRQHandler
 | 
			
		||||
UART4_IRQHandler
 | 
			
		||||
UART5_IRQHandler
 | 
			
		||||
TIM6_DAC_IRQHandler
 | 
			
		||||
TIM7_IRQHandler
 | 
			
		||||
DMA2_Channel1_IRQHandler
 | 
			
		||||
DMA2_Channel2_IRQHandler
 | 
			
		||||
DMA2_Channel3_IRQHandler
 | 
			
		||||
DMA2_Channel4_IRQHandler
 | 
			
		||||
DMA2_Channel5_IRQHandler
 | 
			
		||||
DFSDM1_FLT0_IRQHandler
 | 
			
		||||
DFSDM1_FLT1_IRQHandler
 | 
			
		||||
DFSDM1_FLT2_IRQHandler
 | 
			
		||||
COMP_IRQHandler
 | 
			
		||||
LPTIM1_IRQHandler
 | 
			
		||||
LPTIM2_IRQHandler
 | 
			
		||||
OTG_FS_IRQHandler
 | 
			
		||||
DMA2_Channel6_IRQHandler
 | 
			
		||||
DMA2_Channel7_IRQHandler
 | 
			
		||||
LPUART1_IRQHandler
 | 
			
		||||
OCTOSPI1_IRQHandler
 | 
			
		||||
I2C3_EV_IRQHandler
 | 
			
		||||
I2C3_ER_IRQHandler
 | 
			
		||||
SAI1_IRQHandler
 | 
			
		||||
SAI2_IRQHandler
 | 
			
		||||
OCTOSPI2_IRQHandler
 | 
			
		||||
TSC_IRQHandler
 | 
			
		||||
AES_IRQHandler
 | 
			
		||||
RNG_IRQHandler
 | 
			
		||||
FPU_IRQHandler
 | 
			
		||||
HASH_CRS_IRQHandler
 | 
			
		||||
I2C4_ER_IRQHandler
 | 
			
		||||
I2C4_EV_IRQHandler
 | 
			
		||||
DCMI_IRQHandler
 | 
			
		||||
DMA2D_IRQHandler
 | 
			
		||||
LTDC_IRQHandler
 | 
			
		||||
LTDC_ER_IRQHandler
 | 
			
		||||
GFXMMU_IRQHandler
 | 
			
		||||
DMAMUX1_OVR_IRQHandler
 | 
			
		||||
 | 
			
		||||
                B       .
 | 
			
		||||
 | 
			
		||||
                ENDP
 | 
			
		||||
 | 
			
		||||
                ALIGN
 | 
			
		||||
 | 
			
		||||
;*******************************************************************************
 | 
			
		||||
; User Stack and Heap initialization
 | 
			
		||||
;*******************************************************************************
 | 
			
		||||
 | 
			
		||||
                 END
 | 
			
		||||
 | 
			
		||||
;************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE*****
 | 
			
		||||
| 
						 | 
				
			
			@ -0,0 +1,57 @@
 | 
			
		|||
#! armcc -E
 | 
			
		||||
; Scatter-Loading Description File
 | 
			
		||||
;
 | 
			
		||||
; SPDX-License-Identifier: BSD-3-Clause
 | 
			
		||||
;******************************************************************************
 | 
			
		||||
;* @attention
 | 
			
		||||
;*
 | 
			
		||||
;* Copyright (c) 2016-2020 STMicroelectronics.
 | 
			
		||||
;* All rights reserved.
 | 
			
		||||
;*
 | 
			
		||||
;* This software component is licensed by ST under BSD 3-Clause license,
 | 
			
		||||
;* the "License"; You may not use this file except in compliance with the
 | 
			
		||||
;* License. You may obtain a copy of the License at:
 | 
			
		||||
;*                        opensource.org/licenses/BSD-3-Clause
 | 
			
		||||
;*
 | 
			
		||||
;******************************************************************************
 | 
			
		||||
 | 
			
		||||
#include "../cmsis_nvic.h"
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_APP_START)
 | 
			
		||||
  #define MBED_APP_START  MBED_ROM_START
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_APP_SIZE)
 | 
			
		||||
  #define MBED_APP_SIZE  MBED_ROM_SIZE
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_BOOT_STACK_SIZE)
 | 
			
		||||
/* This value is normally defined by the tools to 0x1000 for bare metal and 0x400 for RTOS */
 | 
			
		||||
  #define MBED_BOOT_STACK_SIZE  0x400
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/* Round up VECTORS_SIZE to 8 bytes */
 | 
			
		||||
#define VECTORS_SIZE  (((NVIC_NUM_VECTORS * 4) + 7) AND ~7)
 | 
			
		||||
 | 
			
		||||
LR_IROM1  MBED_APP_START  MBED_APP_SIZE  {
 | 
			
		||||
 | 
			
		||||
  ER_IROM1  MBED_APP_START  MBED_APP_SIZE  {
 | 
			
		||||
    *.o (RESET, +First)
 | 
			
		||||
    *(InRoot$$Sections)
 | 
			
		||||
    .ANY (+RO)
 | 
			
		||||
  }
 | 
			
		||||
 | 
			
		||||
  RW_IRAM1  (MBED_RAM_START + VECTORS_SIZE)  {  ; RW data
 | 
			
		||||
    .ANY (+RW +ZI)
 | 
			
		||||
  }
 | 
			
		||||
 | 
			
		||||
  ARM_LIB_HEAP  AlignExpr(+0, 16)  EMPTY  (MBED_RAM_START + MBED_RAM_SIZE - MBED_BOOT_STACK_SIZE - AlignExpr(ImageLimit(RW_IRAM1), 16))  { ; Heap growing up
 | 
			
		||||
  }
 | 
			
		||||
 | 
			
		||||
  RW_IRAM2  MBED_RAM1_START  MBED_RAM1_SIZE  {
 | 
			
		||||
   .ANY (+RW +ZI)
 | 
			
		||||
  }
 | 
			
		||||
 | 
			
		||||
  ARM_LIB_STACK  (MBED_RAM_START + MBED_RAM_SIZE)  EMPTY  -MBED_BOOT_STACK_SIZE  { ; Stack region growing down
 | 
			
		||||
  }
 | 
			
		||||
}
 | 
			
		||||
| 
						 | 
				
			
			@ -0,0 +1,543 @@
 | 
			
		|||
/**
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  * @file      startup_stm32l4s5xx.s
 | 
			
		||||
  * @author    MCD Application Team
 | 
			
		||||
  * @brief     STM32L4S5xx devices vector table GCC toolchain.
 | 
			
		||||
  *            This module performs:
 | 
			
		||||
  *                - Set the initial SP
 | 
			
		||||
  *                - Set the initial PC == Reset_Handler,
 | 
			
		||||
  *                - Set the vector table entries with the exceptions ISR address,
 | 
			
		||||
  *                - Configure the clock system  
 | 
			
		||||
  *                - Branches to main in the C library (which eventually
 | 
			
		||||
  *                  calls main()).
 | 
			
		||||
  *            After Reset the Cortex-M4 processor is in Thread mode,
 | 
			
		||||
  *            priority is Privileged, and the Stack is set to Main.
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  * @attention
 | 
			
		||||
  *
 | 
			
		||||
  * <h2><center>© Copyright (c) 2017 STMicroelectronics.
 | 
			
		||||
  * All rights reserved.</center></h2>
 | 
			
		||||
  *
 | 
			
		||||
  * This software component is licensed by ST under BSD 3-Clause license,
 | 
			
		||||
  * the "License"; You may not use this file except in compliance with the
 | 
			
		||||
  * License. You may obtain a copy of the License at:
 | 
			
		||||
  *                        opensource.org/licenses/BSD-3-Clause
 | 
			
		||||
  *
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
  .syntax unified
 | 
			
		||||
	.cpu cortex-m4
 | 
			
		||||
	.fpu softvfp
 | 
			
		||||
	.thumb
 | 
			
		||||
 | 
			
		||||
.global	g_pfnVectors
 | 
			
		||||
.global	Default_Handler
 | 
			
		||||
 | 
			
		||||
/* start address for the initialization values of the .data section.
 | 
			
		||||
defined in linker script */
 | 
			
		||||
.word	_sidata
 | 
			
		||||
/* start address for the .data section. defined in linker script */
 | 
			
		||||
.word	_sdata
 | 
			
		||||
/* end address for the .data section. defined in linker script */
 | 
			
		||||
.word	_edata
 | 
			
		||||
/* start address for the .bss section. defined in linker script */
 | 
			
		||||
.word	_sbss
 | 
			
		||||
/* end address for the .bss section. defined in linker script */
 | 
			
		||||
.word	_ebss
 | 
			
		||||
 | 
			
		||||
.equ  BootRAM,        0xF1E0F85F
 | 
			
		||||
/**
 | 
			
		||||
 * @brief  This is the code that gets called when the processor first
 | 
			
		||||
 *          starts execution following a reset event. Only the absolutely
 | 
			
		||||
 *          necessary set is performed, after which the application
 | 
			
		||||
 *          supplied main() routine is called.
 | 
			
		||||
 * @param  None
 | 
			
		||||
 * @retval : None
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
    .section	.text.Reset_Handler
 | 
			
		||||
	.weak	Reset_Handler
 | 
			
		||||
	.type	Reset_Handler, %function
 | 
			
		||||
Reset_Handler:
 | 
			
		||||
  ldr   sp, =_estack    /* Set stack pointer */
 | 
			
		||||
 | 
			
		||||
/* Copy the data segment initializers from flash to SRAM */
 | 
			
		||||
  movs	r1, #0
 | 
			
		||||
  b	LoopCopyDataInit
 | 
			
		||||
 | 
			
		||||
CopyDataInit:
 | 
			
		||||
	ldr	r3, =_sidata
 | 
			
		||||
	ldr	r3, [r3, r1]
 | 
			
		||||
	str	r3, [r0, r1]
 | 
			
		||||
	adds	r1, r1, #4
 | 
			
		||||
 | 
			
		||||
LoopCopyDataInit:
 | 
			
		||||
	ldr	r0, =_sdata
 | 
			
		||||
	ldr	r3, =_edata
 | 
			
		||||
	adds	r2, r0, r1
 | 
			
		||||
	cmp	r2, r3
 | 
			
		||||
	bcc	CopyDataInit
 | 
			
		||||
	ldr	r2, =_sbss
 | 
			
		||||
	b	LoopFillZerobss
 | 
			
		||||
/* Zero fill the bss segment. */
 | 
			
		||||
FillZerobss:
 | 
			
		||||
	movs	r3, #0
 | 
			
		||||
	str	r3, [r2], #4
 | 
			
		||||
 | 
			
		||||
LoopFillZerobss:
 | 
			
		||||
	ldr	r3, = _ebss
 | 
			
		||||
	cmp	r2, r3
 | 
			
		||||
	bcc	FillZerobss
 | 
			
		||||
 | 
			
		||||
/* Call the clock system intitialization function.*/
 | 
			
		||||
    bl  SystemInit
 | 
			
		||||
	bl _start
 | 
			
		||||
	bx lr
 | 
			
		||||
 | 
			
		||||
LoopForever:
 | 
			
		||||
    b LoopForever
 | 
			
		||||
    
 | 
			
		||||
.size	Reset_Handler, .-Reset_Handler
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
 * @brief  This is the code that gets called when the processor receives an
 | 
			
		||||
 *         unexpected interrupt.  This simply enters an infinite loop, preserving
 | 
			
		||||
 *         the system state for examination by a debugger.
 | 
			
		||||
 *
 | 
			
		||||
 * @param  None
 | 
			
		||||
 * @retval : None
 | 
			
		||||
*/
 | 
			
		||||
    .section	.text.Default_Handler,"ax",%progbits
 | 
			
		||||
Default_Handler:
 | 
			
		||||
Infinite_Loop:
 | 
			
		||||
	b	Infinite_Loop
 | 
			
		||||
	.size	Default_Handler, .-Default_Handler
 | 
			
		||||
/******************************************************************************
 | 
			
		||||
*
 | 
			
		||||
* The minimal vector table for a Cortex-M4.  Note that the proper constructs
 | 
			
		||||
* must be placed on this to ensure that it ends up at physical address
 | 
			
		||||
* 0x0000.0000.
 | 
			
		||||
*
 | 
			
		||||
******************************************************************************/
 | 
			
		||||
 	.section	.isr_vector,"a",%progbits
 | 
			
		||||
	.type	g_pfnVectors, %object
 | 
			
		||||
	.size	g_pfnVectors, .-g_pfnVectors
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
g_pfnVectors:
 | 
			
		||||
	.word	_estack
 | 
			
		||||
	.word	Reset_Handler
 | 
			
		||||
	.word	NMI_Handler
 | 
			
		||||
	.word	HardFault_Handler
 | 
			
		||||
	.word	MemManage_Handler
 | 
			
		||||
	.word	BusFault_Handler
 | 
			
		||||
	.word	UsageFault_Handler
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	SVC_Handler
 | 
			
		||||
	.word	DebugMon_Handler
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	PendSV_Handler
 | 
			
		||||
	.word	SysTick_Handler
 | 
			
		||||
	.word	WWDG_IRQHandler
 | 
			
		||||
	.word	PVD_PVM_IRQHandler
 | 
			
		||||
	.word	TAMP_STAMP_IRQHandler
 | 
			
		||||
	.word	RTC_WKUP_IRQHandler
 | 
			
		||||
	.word	FLASH_IRQHandler
 | 
			
		||||
	.word	RCC_IRQHandler
 | 
			
		||||
	.word	EXTI0_IRQHandler
 | 
			
		||||
	.word	EXTI1_IRQHandler
 | 
			
		||||
	.word	EXTI2_IRQHandler
 | 
			
		||||
	.word	EXTI3_IRQHandler
 | 
			
		||||
	.word	EXTI4_IRQHandler
 | 
			
		||||
	.word	DMA1_Channel1_IRQHandler
 | 
			
		||||
	.word	DMA1_Channel2_IRQHandler
 | 
			
		||||
	.word	DMA1_Channel3_IRQHandler
 | 
			
		||||
	.word	DMA1_Channel4_IRQHandler
 | 
			
		||||
	.word	DMA1_Channel5_IRQHandler
 | 
			
		||||
	.word	DMA1_Channel6_IRQHandler
 | 
			
		||||
	.word	DMA1_Channel7_IRQHandler
 | 
			
		||||
	.word	ADC1_IRQHandler
 | 
			
		||||
	.word	CAN1_TX_IRQHandler
 | 
			
		||||
	.word	CAN1_RX0_IRQHandler
 | 
			
		||||
	.word	CAN1_RX1_IRQHandler
 | 
			
		||||
	.word	CAN1_SCE_IRQHandler
 | 
			
		||||
	.word	EXTI9_5_IRQHandler
 | 
			
		||||
	.word	TIM1_BRK_TIM15_IRQHandler
 | 
			
		||||
	.word	TIM1_UP_TIM16_IRQHandler
 | 
			
		||||
	.word	TIM1_TRG_COM_TIM17_IRQHandler
 | 
			
		||||
	.word	TIM1_CC_IRQHandler
 | 
			
		||||
	.word	TIM2_IRQHandler
 | 
			
		||||
	.word	TIM3_IRQHandler
 | 
			
		||||
	.word	TIM4_IRQHandler
 | 
			
		||||
	.word	I2C1_EV_IRQHandler
 | 
			
		||||
	.word	I2C1_ER_IRQHandler
 | 
			
		||||
	.word	I2C2_EV_IRQHandler
 | 
			
		||||
	.word	I2C2_ER_IRQHandler
 | 
			
		||||
	.word	SPI1_IRQHandler
 | 
			
		||||
	.word	SPI2_IRQHandler
 | 
			
		||||
	.word	USART1_IRQHandler
 | 
			
		||||
	.word	USART2_IRQHandler
 | 
			
		||||
	.word	USART3_IRQHandler
 | 
			
		||||
	.word	EXTI15_10_IRQHandler
 | 
			
		||||
	.word	RTC_Alarm_IRQHandler
 | 
			
		||||
	.word	DFSDM1_FLT3_IRQHandler
 | 
			
		||||
	.word	TIM8_BRK_IRQHandler
 | 
			
		||||
	.word	TIM8_UP_IRQHandler
 | 
			
		||||
	.word	TIM8_TRG_COM_IRQHandler
 | 
			
		||||
	.word	TIM8_CC_IRQHandler
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	FMC_IRQHandler
 | 
			
		||||
	.word	SDMMC1_IRQHandler
 | 
			
		||||
	.word	TIM5_IRQHandler
 | 
			
		||||
	.word	SPI3_IRQHandler
 | 
			
		||||
	.word	UART4_IRQHandler
 | 
			
		||||
	.word	UART5_IRQHandler
 | 
			
		||||
	.word	TIM6_DAC_IRQHandler
 | 
			
		||||
	.word	TIM7_IRQHandler
 | 
			
		||||
	.word	DMA2_Channel1_IRQHandler
 | 
			
		||||
	.word	DMA2_Channel2_IRQHandler
 | 
			
		||||
	.word	DMA2_Channel3_IRQHandler
 | 
			
		||||
	.word	DMA2_Channel4_IRQHandler
 | 
			
		||||
	.word	DMA2_Channel5_IRQHandler
 | 
			
		||||
	.word	DFSDM1_FLT0_IRQHandler
 | 
			
		||||
	.word	DFSDM1_FLT1_IRQHandler
 | 
			
		||||
	.word	DFSDM1_FLT2_IRQHandler
 | 
			
		||||
	.word	COMP_IRQHandler
 | 
			
		||||
	.word	LPTIM1_IRQHandler
 | 
			
		||||
	.word	LPTIM2_IRQHandler
 | 
			
		||||
	.word	OTG_FS_IRQHandler
 | 
			
		||||
	.word	DMA2_Channel6_IRQHandler
 | 
			
		||||
	.word	DMA2_Channel7_IRQHandler
 | 
			
		||||
	.word	LPUART1_IRQHandler
 | 
			
		||||
	.word	OCTOSPI1_IRQHandler
 | 
			
		||||
	.word	I2C3_EV_IRQHandler
 | 
			
		||||
	.word	I2C3_ER_IRQHandler
 | 
			
		||||
	.word	SAI1_IRQHandler
 | 
			
		||||
	.word	SAI2_IRQHandler
 | 
			
		||||
	.word	OCTOSPI2_IRQHandler
 | 
			
		||||
	.word	TSC_IRQHandler
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	AES_IRQHandler
 | 
			
		||||
	.word	RNG_IRQHandler
 | 
			
		||||
	.word	FPU_IRQHandler
 | 
			
		||||
	.word	HASH_CRS_IRQHandler
 | 
			
		||||
	.word	I2C4_ER_IRQHandler
 | 
			
		||||
	.word	I2C4_EV_IRQHandler
 | 
			
		||||
	.word	DCMI_IRQHandler
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	0
 | 
			
		||||
	.word	DMA2D_IRQHandler
 | 
			
		||||
	.word	LTDC_IRQHandler
 | 
			
		||||
	.word	LTDC_ER_IRQHandler
 | 
			
		||||
	.word	GFXMMU_IRQHandler
 | 
			
		||||
	.word	DMAMUX1_OVR_IRQHandler
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/*******************************************************************************
 | 
			
		||||
*
 | 
			
		||||
* Provide weak aliases for each Exception handler to the Default_Handler.
 | 
			
		||||
* As they are weak aliases, any function with the same name will override
 | 
			
		||||
* this definition.
 | 
			
		||||
*
 | 
			
		||||
*******************************************************************************/
 | 
			
		||||
 | 
			
		||||
  .weak	NMI_Handler
 | 
			
		||||
	.thumb_set NMI_Handler,Default_Handler
 | 
			
		||||
 | 
			
		||||
  .weak	HardFault_Handler
 | 
			
		||||
	.thumb_set HardFault_Handler,Default_Handler
 | 
			
		||||
 | 
			
		||||
  .weak	MemManage_Handler
 | 
			
		||||
	.thumb_set MemManage_Handler,Default_Handler
 | 
			
		||||
 | 
			
		||||
  .weak	BusFault_Handler
 | 
			
		||||
	.thumb_set BusFault_Handler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	UsageFault_Handler
 | 
			
		||||
	.thumb_set UsageFault_Handler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	SVC_Handler
 | 
			
		||||
	.thumb_set SVC_Handler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DebugMon_Handler
 | 
			
		||||
	.thumb_set DebugMon_Handler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	PendSV_Handler
 | 
			
		||||
	.thumb_set PendSV_Handler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	SysTick_Handler
 | 
			
		||||
	.thumb_set SysTick_Handler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	WWDG_IRQHandler
 | 
			
		||||
	.thumb_set WWDG_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	PVD_PVM_IRQHandler
 | 
			
		||||
	.thumb_set PVD_PVM_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TAMP_STAMP_IRQHandler
 | 
			
		||||
	.thumb_set TAMP_STAMP_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	RTC_WKUP_IRQHandler
 | 
			
		||||
	.thumb_set RTC_WKUP_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	FLASH_IRQHandler
 | 
			
		||||
	.thumb_set FLASH_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	RCC_IRQHandler
 | 
			
		||||
	.thumb_set RCC_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	EXTI0_IRQHandler
 | 
			
		||||
	.thumb_set EXTI0_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	EXTI1_IRQHandler
 | 
			
		||||
	.thumb_set EXTI1_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	EXTI2_IRQHandler
 | 
			
		||||
	.thumb_set EXTI2_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	EXTI3_IRQHandler
 | 
			
		||||
	.thumb_set EXTI3_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	EXTI4_IRQHandler
 | 
			
		||||
	.thumb_set EXTI4_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA1_Channel1_IRQHandler
 | 
			
		||||
	.thumb_set DMA1_Channel1_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA1_Channel2_IRQHandler
 | 
			
		||||
	.thumb_set DMA1_Channel2_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA1_Channel3_IRQHandler
 | 
			
		||||
	.thumb_set DMA1_Channel3_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA1_Channel4_IRQHandler
 | 
			
		||||
	.thumb_set DMA1_Channel4_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA1_Channel5_IRQHandler
 | 
			
		||||
	.thumb_set DMA1_Channel5_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA1_Channel6_IRQHandler
 | 
			
		||||
	.thumb_set DMA1_Channel6_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA1_Channel7_IRQHandler
 | 
			
		||||
	.thumb_set DMA1_Channel7_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	ADC1_IRQHandler
 | 
			
		||||
	.thumb_set ADC1_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	CAN1_TX_IRQHandler
 | 
			
		||||
	.thumb_set CAN1_TX_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	CAN1_RX0_IRQHandler
 | 
			
		||||
	.thumb_set CAN1_RX0_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	CAN1_RX1_IRQHandler
 | 
			
		||||
	.thumb_set CAN1_RX1_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	CAN1_SCE_IRQHandler
 | 
			
		||||
	.thumb_set CAN1_SCE_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	EXTI9_5_IRQHandler
 | 
			
		||||
	.thumb_set EXTI9_5_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM1_BRK_TIM15_IRQHandler
 | 
			
		||||
	.thumb_set TIM1_BRK_TIM15_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM1_UP_TIM16_IRQHandler
 | 
			
		||||
	.thumb_set TIM1_UP_TIM16_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM1_TRG_COM_TIM17_IRQHandler
 | 
			
		||||
	.thumb_set TIM1_TRG_COM_TIM17_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM1_CC_IRQHandler
 | 
			
		||||
	.thumb_set TIM1_CC_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM2_IRQHandler
 | 
			
		||||
	.thumb_set TIM2_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM3_IRQHandler
 | 
			
		||||
	.thumb_set TIM3_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM4_IRQHandler
 | 
			
		||||
	.thumb_set TIM4_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	I2C1_EV_IRQHandler
 | 
			
		||||
	.thumb_set I2C1_EV_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	I2C1_ER_IRQHandler
 | 
			
		||||
	.thumb_set I2C1_ER_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	I2C2_EV_IRQHandler
 | 
			
		||||
	.thumb_set I2C2_EV_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	I2C2_ER_IRQHandler
 | 
			
		||||
	.thumb_set I2C2_ER_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	SPI1_IRQHandler
 | 
			
		||||
	.thumb_set SPI1_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	SPI2_IRQHandler
 | 
			
		||||
	.thumb_set SPI2_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	USART1_IRQHandler
 | 
			
		||||
	.thumb_set USART1_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	USART2_IRQHandler
 | 
			
		||||
	.thumb_set USART2_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	USART3_IRQHandler
 | 
			
		||||
	.thumb_set USART3_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	EXTI15_10_IRQHandler
 | 
			
		||||
	.thumb_set EXTI15_10_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	RTC_Alarm_IRQHandler
 | 
			
		||||
	.thumb_set RTC_Alarm_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DFSDM1_FLT3_IRQHandler
 | 
			
		||||
	.thumb_set DFSDM1_FLT3_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM8_BRK_IRQHandler
 | 
			
		||||
	.thumb_set TIM8_BRK_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM8_UP_IRQHandler
 | 
			
		||||
	.thumb_set TIM8_UP_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM8_TRG_COM_IRQHandler
 | 
			
		||||
	.thumb_set TIM8_TRG_COM_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM8_CC_IRQHandler
 | 
			
		||||
	.thumb_set TIM8_CC_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	FMC_IRQHandler
 | 
			
		||||
	.thumb_set FMC_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	SDMMC1_IRQHandler
 | 
			
		||||
	.thumb_set SDMMC1_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM5_IRQHandler
 | 
			
		||||
	.thumb_set TIM5_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	SPI3_IRQHandler
 | 
			
		||||
	.thumb_set SPI3_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	UART4_IRQHandler
 | 
			
		||||
	.thumb_set UART4_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	UART5_IRQHandler
 | 
			
		||||
	.thumb_set UART5_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM6_DAC_IRQHandler
 | 
			
		||||
	.thumb_set TIM6_DAC_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	TIM7_IRQHandler
 | 
			
		||||
	.thumb_set TIM7_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA2_Channel1_IRQHandler
 | 
			
		||||
	.thumb_set DMA2_Channel1_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA2_Channel2_IRQHandler
 | 
			
		||||
	.thumb_set DMA2_Channel2_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA2_Channel3_IRQHandler
 | 
			
		||||
	.thumb_set DMA2_Channel3_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA2_Channel4_IRQHandler
 | 
			
		||||
	.thumb_set DMA2_Channel4_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DMA2_Channel5_IRQHandler
 | 
			
		||||
	.thumb_set DMA2_Channel5_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	DFSDM1_FLT0_IRQHandler
 | 
			
		||||
	.thumb_set DFSDM1_FLT0_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	DFSDM1_FLT1_IRQHandler
 | 
			
		||||
	.thumb_set DFSDM1_FLT1_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	DFSDM1_FLT2_IRQHandler
 | 
			
		||||
	.thumb_set DFSDM1_FLT2_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	COMP_IRQHandler
 | 
			
		||||
	.thumb_set COMP_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	LPTIM1_IRQHandler
 | 
			
		||||
	.thumb_set LPTIM1_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	LPTIM2_IRQHandler
 | 
			
		||||
	.thumb_set LPTIM2_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	OTG_FS_IRQHandler
 | 
			
		||||
	.thumb_set OTG_FS_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	DMA2_Channel6_IRQHandler
 | 
			
		||||
	.thumb_set DMA2_Channel6_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	DMA2_Channel7_IRQHandler
 | 
			
		||||
	.thumb_set DMA2_Channel7_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	LPUART1_IRQHandler
 | 
			
		||||
	.thumb_set LPUART1_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	OCTOSPI1_IRQHandler
 | 
			
		||||
	.thumb_set OCTOSPI1_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	I2C3_EV_IRQHandler
 | 
			
		||||
	.thumb_set I2C3_EV_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	I2C3_ER_IRQHandler
 | 
			
		||||
	.thumb_set I2C3_ER_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	SAI1_IRQHandler
 | 
			
		||||
	.thumb_set SAI1_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	SAI2_IRQHandler
 | 
			
		||||
	.thumb_set SAI2_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	OCTOSPI2_IRQHandler
 | 
			
		||||
	.thumb_set OCTOSPI2_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	TSC_IRQHandler
 | 
			
		||||
	.thumb_set TSC_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	AES_IRQHandler
 | 
			
		||||
	.thumb_set AES_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	RNG_IRQHandler
 | 
			
		||||
	.thumb_set RNG_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	FPU_IRQHandler
 | 
			
		||||
	.thumb_set FPU_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	HASH_CRS_IRQHandler
 | 
			
		||||
	.thumb_set HASH_CRS_IRQHandler,Default_Handler	
 | 
			
		||||
	
 | 
			
		||||
	.weak	I2C4_ER_IRQHandler
 | 
			
		||||
	.thumb_set I2C4_ER_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	I2C4_EV_IRQHandler
 | 
			
		||||
	.thumb_set I2C4_EV_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	DCMI_IRQHandler
 | 
			
		||||
	.thumb_set DCMI_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	DMA2D_IRQHandler
 | 
			
		||||
	.thumb_set DMA2D_IRQHandler,Default_Handler
 | 
			
		||||
 | 
			
		||||
	.weak	LTDC_IRQHandler
 | 
			
		||||
	.thumb_set LTDC_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	LTDC_ER_IRQHandler
 | 
			
		||||
	.thumb_set LTDC_ER_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	GFXMMU_IRQHandler
 | 
			
		||||
	.thumb_set GFXMMU_IRQHandler,Default_Handler
 | 
			
		||||
	
 | 
			
		||||
	.weak	DMAMUX1_OVR_IRQHandler
 | 
			
		||||
	.thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler
 | 
			
		||||
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
 | 
			
		||||
| 
						 | 
				
			
			@ -0,0 +1,204 @@
 | 
			
		|||
/* Linker script to configure memory regions. */
 | 
			
		||||
/*
 | 
			
		||||
 * SPDX-License-Identifier: BSD-3-Clause
 | 
			
		||||
 ******************************************************************************
 | 
			
		||||
 * @attention
 | 
			
		||||
 *
 | 
			
		||||
 * Copyright (c) 2016-2020 STMicroelectronics.
 | 
			
		||||
 * All rights reserved.
 | 
			
		||||
 *
 | 
			
		||||
 * This software component is licensed by ST under BSD 3-Clause license,
 | 
			
		||||
 * the "License"; You may not use this file except in compliance with the
 | 
			
		||||
 * License. You may obtain a copy of the License at:
 | 
			
		||||
 *                        opensource.org/licenses/BSD-3-Clause
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#include "../cmsis_nvic.h"
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_APP_START)
 | 
			
		||||
  #define MBED_APP_START  MBED_ROM_START
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_APP_SIZE)
 | 
			
		||||
  #define MBED_APP_SIZE  MBED_ROM_SIZE
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_BOOT_STACK_SIZE)
 | 
			
		||||
    /* This value is normally defined by the tools
 | 
			
		||||
       to 0x1000 for bare metal and 0x400 for RTOS */
 | 
			
		||||
    #define MBED_BOOT_STACK_SIZE  0x400
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/* Round up VECTORS_SIZE to 8 bytes */
 | 
			
		||||
#define VECTORS_SIZE  (((NVIC_NUM_VECTORS * 4) + 7) & 0xFFFFFFF8)
 | 
			
		||||
 | 
			
		||||
MEMORY
 | 
			
		||||
{
 | 
			
		||||
    FLASH (rx)   : ORIGIN = MBED_APP_START, LENGTH = MBED_APP_SIZE
 | 
			
		||||
    RAM (rwx)    : ORIGIN = MBED_RAM_START + VECTORS_SIZE, LENGTH = MBED_RAM_SIZE - VECTORS_SIZE
 | 
			
		||||
    RAM2 (rwx)   : ORIGIN = MBED_RAM1_START , LENGTH = MBED_RAM1_SIZE
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
/* Linker script to place sections and symbol values. Should be used together
 | 
			
		||||
 * with other linker script that defines memory regions FLASH and RAM.
 | 
			
		||||
 * It references following symbols, which must be defined in code:
 | 
			
		||||
 *   Reset_Handler : Entry of reset handler
 | 
			
		||||
 *
 | 
			
		||||
 * It defines following symbols, which code can use without definition:
 | 
			
		||||
 *   __exidx_start
 | 
			
		||||
 *   __exidx_end
 | 
			
		||||
 *   __etext
 | 
			
		||||
 *   __data_start__
 | 
			
		||||
 *   __preinit_array_start
 | 
			
		||||
 *   __preinit_array_end
 | 
			
		||||
 *   __init_array_start
 | 
			
		||||
 *   __init_array_end
 | 
			
		||||
 *   __fini_array_start
 | 
			
		||||
 *   __fini_array_end
 | 
			
		||||
 *   __data_end__
 | 
			
		||||
 *   __bss_start__
 | 
			
		||||
 *   __bss_end__
 | 
			
		||||
 *   __end__
 | 
			
		||||
 *   end
 | 
			
		||||
 *   __HeapLimit
 | 
			
		||||
 *   __StackLimit
 | 
			
		||||
 *   __StackTop
 | 
			
		||||
 *   __stack
 | 
			
		||||
 *   _estack
 | 
			
		||||
 */
 | 
			
		||||
ENTRY(Reset_Handler)
 | 
			
		||||
 | 
			
		||||
SECTIONS
 | 
			
		||||
{
 | 
			
		||||
    .text :
 | 
			
		||||
    {
 | 
			
		||||
        KEEP(*(.isr_vector))
 | 
			
		||||
        *(.text*)
 | 
			
		||||
 | 
			
		||||
        KEEP(*(.init))
 | 
			
		||||
        KEEP(*(.fini))
 | 
			
		||||
 | 
			
		||||
        /* .ctors */
 | 
			
		||||
        *crtbegin.o(.ctors)
 | 
			
		||||
        *crtbegin?.o(.ctors)
 | 
			
		||||
        *(EXCLUDE_FILE(*crtend?.o *crtend.o) .ctors)
 | 
			
		||||
        *(SORT(.ctors.*))
 | 
			
		||||
        *(.ctors)
 | 
			
		||||
 | 
			
		||||
        /* .dtors */
 | 
			
		||||
        *crtbegin.o(.dtors)
 | 
			
		||||
        *crtbegin?.o(.dtors)
 | 
			
		||||
        *(EXCLUDE_FILE(*crtend?.o *crtend.o) .dtors)
 | 
			
		||||
        *(SORT(.dtors.*))
 | 
			
		||||
        *(.dtors)
 | 
			
		||||
 | 
			
		||||
        *(.rodata*)
 | 
			
		||||
 | 
			
		||||
        KEEP(*(.eh_frame*))
 | 
			
		||||
    } > FLASH
 | 
			
		||||
 | 
			
		||||
    .ARM.extab :
 | 
			
		||||
    {
 | 
			
		||||
        *(.ARM.extab* .gnu.linkonce.armextab.*)
 | 
			
		||||
    } > FLASH
 | 
			
		||||
 | 
			
		||||
    __exidx_start = .;
 | 
			
		||||
    .ARM.exidx :
 | 
			
		||||
    {
 | 
			
		||||
        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
 | 
			
		||||
    } > FLASH
 | 
			
		||||
    __exidx_end = .;
 | 
			
		||||
 | 
			
		||||
    __etext = .;
 | 
			
		||||
    _sidata = .;
 | 
			
		||||
    
 | 
			
		||||
    .data : AT (__etext)
 | 
			
		||||
    {
 | 
			
		||||
        __data_start__ = .;
 | 
			
		||||
        _sdata = .;
 | 
			
		||||
        *(vtable)
 | 
			
		||||
        *(.data*)
 | 
			
		||||
 | 
			
		||||
        . = ALIGN(8);
 | 
			
		||||
        /* preinit data */
 | 
			
		||||
        PROVIDE_HIDDEN (__preinit_array_start = .);
 | 
			
		||||
        KEEP(*(.preinit_array))
 | 
			
		||||
        PROVIDE_HIDDEN (__preinit_array_end = .);
 | 
			
		||||
 | 
			
		||||
        . = ALIGN(8);
 | 
			
		||||
        /* init data */
 | 
			
		||||
        PROVIDE_HIDDEN (__init_array_start = .);
 | 
			
		||||
        KEEP(*(SORT(.init_array.*)))
 | 
			
		||||
        KEEP(*(.init_array))
 | 
			
		||||
        PROVIDE_HIDDEN (__init_array_end = .);
 | 
			
		||||
 | 
			
		||||
        . = ALIGN(8);
 | 
			
		||||
        /* finit data */
 | 
			
		||||
        PROVIDE_HIDDEN (__fini_array_start = .);
 | 
			
		||||
        KEEP(*(SORT(.fini_array.*)))
 | 
			
		||||
        KEEP(*(.fini_array))
 | 
			
		||||
        PROVIDE_HIDDEN (__fini_array_end = .);
 | 
			
		||||
 | 
			
		||||
        KEEP(*(.jcr*))
 | 
			
		||||
        . = ALIGN(8);
 | 
			
		||||
        /* All data end */
 | 
			
		||||
        __data_end__ = .;
 | 
			
		||||
        _edata = .;
 | 
			
		||||
 | 
			
		||||
    } > RAM
 | 
			
		||||
 | 
			
		||||
    /* Uninitialized data section
 | 
			
		||||
     * This region is not initialized by the C/C++ library and can be used to
 | 
			
		||||
     * store state across soft reboots. */
 | 
			
		||||
    .uninitialized (NOLOAD):
 | 
			
		||||
    {
 | 
			
		||||
        . = ALIGN(32);
 | 
			
		||||
        __uninitialized_start = .;
 | 
			
		||||
        *(.uninitialized)
 | 
			
		||||
        KEEP(*(.keep.uninitialized))
 | 
			
		||||
        . = ALIGN(32);
 | 
			
		||||
        __uninitialized_end = .;
 | 
			
		||||
    } > RAM
 | 
			
		||||
    
 | 
			
		||||
    .bss :
 | 
			
		||||
    {
 | 
			
		||||
        . = ALIGN(8);
 | 
			
		||||
        __bss_start__ = .;
 | 
			
		||||
        _sbss = .;
 | 
			
		||||
        *(.bss*)
 | 
			
		||||
        *(COMMON)
 | 
			
		||||
        . = ALIGN(8);
 | 
			
		||||
        __bss_end__ = .;
 | 
			
		||||
        _ebss = .;
 | 
			
		||||
    } > RAM
 | 
			
		||||
 | 
			
		||||
    .heap (COPY):
 | 
			
		||||
    {
 | 
			
		||||
        __end__ = .;
 | 
			
		||||
        PROVIDE(end = .);
 | 
			
		||||
        *(.heap*)
 | 
			
		||||
        . = ORIGIN(RAM) + LENGTH(RAM) - MBED_BOOT_STACK_SIZE;
 | 
			
		||||
        __HeapLimit = .;
 | 
			
		||||
    } > RAM
 | 
			
		||||
 | 
			
		||||
    /* .stack_dummy section doesn't contains any symbols. It is only
 | 
			
		||||
     * used for linker to calculate size of stack sections, and assign
 | 
			
		||||
     * values to stack symbols later */
 | 
			
		||||
    .stack_dummy (COPY):
 | 
			
		||||
    {
 | 
			
		||||
        *(.stack*)
 | 
			
		||||
    } > RAM
 | 
			
		||||
 | 
			
		||||
    /* Set stack top to end of RAM, and stack limit move down by
 | 
			
		||||
     * size of stack_dummy section */
 | 
			
		||||
    __StackTop = ORIGIN(RAM) + LENGTH(RAM);
 | 
			
		||||
    _estack = __StackTop;
 | 
			
		||||
    __StackLimit = __StackTop - MBED_BOOT_STACK_SIZE;
 | 
			
		||||
    PROVIDE(__stack = __StackTop);
 | 
			
		||||
 | 
			
		||||
    /* Check if data + heap + stack exceeds RAM limit */
 | 
			
		||||
    ASSERT(__StackLimit >= __HeapLimit, "region RAM overflowed with stack")
 | 
			
		||||
}
 | 
			
		||||
| 
						 | 
				
			
			@ -0,0 +1,674 @@
 | 
			
		|||
;********************************************************************************
 | 
			
		||||
;* File Name          : startup_stm32l4s5xx.s
 | 
			
		||||
;* Author             : MCD Application Team
 | 
			
		||||
;* Description        : STM32L4S5xx Ultra Low Power Devices vector
 | 
			
		||||
;*                      This module performs:
 | 
			
		||||
;*                      - Set the initial SP
 | 
			
		||||
;*                      - Set the initial PC == _iar_program_start,
 | 
			
		||||
;*                      - Set the vector table entries with the exceptions ISR
 | 
			
		||||
;*                        address.
 | 
			
		||||
;*                      - Branches to main in the C library (which eventually
 | 
			
		||||
;*                        calls main()).
 | 
			
		||||
;*                      After Reset the Cortex-M4 processor is in Thread mode,
 | 
			
		||||
;*                      priority is Privileged, and the Stack is set to Main.
 | 
			
		||||
;********************************************************************************
 | 
			
		||||
;*
 | 
			
		||||
;* <h2><center>© Copyright (c) 2017 STMicroelectronics.
 | 
			
		||||
;* All rights reserved.</center></h2>
 | 
			
		||||
;*
 | 
			
		||||
;* This software component is licensed by ST under BSD 3-Clause license,
 | 
			
		||||
;* the "License"; You may not use this file except in compliance with the
 | 
			
		||||
;* License. You may obtain a copy of the License at:
 | 
			
		||||
;*                        opensource.org/licenses/BSD-3-Clause
 | 
			
		||||
;*
 | 
			
		||||
;*******************************************************************************
 | 
			
		||||
;
 | 
			
		||||
;
 | 
			
		||||
; The modules in this file are included in the libraries, and may be replaced
 | 
			
		||||
; by any user-defined modules that define the PUBLIC symbol _program_start or
 | 
			
		||||
; a user defined start symbol.
 | 
			
		||||
; To override the cstartup defined in the library, simply add your modified
 | 
			
		||||
; version to the workbench project.
 | 
			
		||||
;
 | 
			
		||||
; The vector table is normally located at address 0.
 | 
			
		||||
; When debugging in RAM, it can be located in RAM, aligned to at least 2^6.
 | 
			
		||||
; The name "__vector_table" has special meaning for C-SPY:
 | 
			
		||||
; it is where the SP start value is found, and the NVIC vector
 | 
			
		||||
; table register (VTOR) is initialized to this address if != 0.
 | 
			
		||||
;
 | 
			
		||||
; Cortex-M version
 | 
			
		||||
;
 | 
			
		||||
 | 
			
		||||
        MODULE  ?cstartup
 | 
			
		||||
 | 
			
		||||
        ;; Forward declaration of sections.
 | 
			
		||||
        SECTION CSTACK:DATA:NOROOT(3)
 | 
			
		||||
 | 
			
		||||
        SECTION .intvec:CODE:NOROOT(2)
 | 
			
		||||
 | 
			
		||||
        EXTERN  __iar_program_start
 | 
			
		||||
        EXTERN  SystemInit
 | 
			
		||||
        PUBLIC  __vector_table
 | 
			
		||||
 | 
			
		||||
        DATA
 | 
			
		||||
__vector_table
 | 
			
		||||
        DCD     sfe(CSTACK)
 | 
			
		||||
        DCD     Reset_Handler             ; Reset Handler
 | 
			
		||||
 | 
			
		||||
        DCD     NMI_Handler               ; NMI Handler
 | 
			
		||||
        DCD     HardFault_Handler         ; Hard Fault Handler
 | 
			
		||||
        DCD     MemManage_Handler         ; MPU Fault Handler
 | 
			
		||||
        DCD     BusFault_Handler          ; Bus Fault Handler
 | 
			
		||||
        DCD     UsageFault_Handler        ; Usage Fault Handler
 | 
			
		||||
        DCD     0                         ; Reserved
 | 
			
		||||
        DCD     0                         ; Reserved
 | 
			
		||||
        DCD     0                         ; Reserved
 | 
			
		||||
        DCD     0                         ; Reserved
 | 
			
		||||
        DCD     SVC_Handler               ; SVCall Handler
 | 
			
		||||
        DCD     DebugMon_Handler          ; Debug Monitor Handler
 | 
			
		||||
        DCD     0                         ; Reserved
 | 
			
		||||
        DCD     PendSV_Handler            ; PendSV Handler
 | 
			
		||||
        DCD     SysTick_Handler           ; SysTick Handler
 | 
			
		||||
 | 
			
		||||
         ; External Interrupts
 | 
			
		||||
        DCD     WWDG_IRQHandler                   ; Window WatchDog
 | 
			
		||||
        DCD     PVD_PVM_IRQHandler                ; PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection
 | 
			
		||||
        DCD     TAMP_STAMP_IRQHandler             ; Tamper and TimeStamps through the EXTI line
 | 
			
		||||
        DCD     RTC_WKUP_IRQHandler               ; RTC Wakeup through the EXTI line
 | 
			
		||||
        DCD     FLASH_IRQHandler                  ; FLASH
 | 
			
		||||
        DCD     RCC_IRQHandler                    ; RCC
 | 
			
		||||
        DCD     EXTI0_IRQHandler                  ; EXTI Line0
 | 
			
		||||
        DCD     EXTI1_IRQHandler                  ; EXTI Line1
 | 
			
		||||
        DCD     EXTI2_IRQHandler                  ; EXTI Line2
 | 
			
		||||
        DCD     EXTI3_IRQHandler                  ; EXTI Line3
 | 
			
		||||
        DCD     EXTI4_IRQHandler                  ; EXTI Line4
 | 
			
		||||
        DCD     DMA1_Channel1_IRQHandler          ; DMA1 Channel 1
 | 
			
		||||
        DCD     DMA1_Channel2_IRQHandler          ; DMA1 Channel 2
 | 
			
		||||
        DCD     DMA1_Channel3_IRQHandler          ; DMA1 Channel 3
 | 
			
		||||
        DCD     DMA1_Channel4_IRQHandler          ; DMA1 Channel 4
 | 
			
		||||
        DCD     DMA1_Channel5_IRQHandler          ; DMA1 Channel 5
 | 
			
		||||
        DCD     DMA1_Channel6_IRQHandler          ; DMA1 Channel 6
 | 
			
		||||
        DCD     DMA1_Channel7_IRQHandler          ; DMA1 Channel 7
 | 
			
		||||
        DCD     ADC1_IRQHandler                   ; ADC1
 | 
			
		||||
        DCD     CAN1_TX_IRQHandler                ; CAN1 TX
 | 
			
		||||
        DCD     CAN1_RX0_IRQHandler               ; CAN1 RX0
 | 
			
		||||
        DCD     CAN1_RX1_IRQHandler               ; CAN1 RX1
 | 
			
		||||
        DCD     CAN1_SCE_IRQHandler               ; CAN1 SCE
 | 
			
		||||
        DCD     EXTI9_5_IRQHandler                ; External Line[9:5]s
 | 
			
		||||
        DCD     TIM1_BRK_TIM15_IRQHandler         ; TIM1 Break and TIM15
 | 
			
		||||
        DCD     TIM1_UP_TIM16_IRQHandler          ; TIM1 Update and TIM16
 | 
			
		||||
        DCD     TIM1_TRG_COM_TIM17_IRQHandler     ; TIM1 Trigger and Commutation and TIM17
 | 
			
		||||
        DCD     TIM1_CC_IRQHandler                ; TIM1 Capture Compare
 | 
			
		||||
        DCD     TIM2_IRQHandler                   ; TIM2
 | 
			
		||||
        DCD     TIM3_IRQHandler                   ; TIM3
 | 
			
		||||
        DCD     TIM4_IRQHandler                   ; TIM4
 | 
			
		||||
        DCD     I2C1_EV_IRQHandler                ; I2C1 Event
 | 
			
		||||
        DCD     I2C1_ER_IRQHandler                ; I2C1 Error
 | 
			
		||||
        DCD     I2C2_EV_IRQHandler                ; I2C2 Event
 | 
			
		||||
        DCD     I2C2_ER_IRQHandler                ; I2C2 Error
 | 
			
		||||
        DCD     SPI1_IRQHandler                   ; SPI1
 | 
			
		||||
        DCD     SPI2_IRQHandler                   ; SPI2
 | 
			
		||||
        DCD     USART1_IRQHandler                 ; USART1
 | 
			
		||||
        DCD     USART2_IRQHandler                 ; USART2
 | 
			
		||||
        DCD     USART3_IRQHandler                 ; USART3
 | 
			
		||||
        DCD     EXTI15_10_IRQHandler              ; External Line[15:10]
 | 
			
		||||
        DCD     RTC_Alarm_IRQHandler              ; RTC Alarm (A and B) through EXTI Line
 | 
			
		||||
        DCD     DFSDM1_FLT3_IRQHandler            ; DFSDM1 Filter 3 global Interrupt
 | 
			
		||||
        DCD     TIM8_BRK_IRQHandler               ; TIM8 Break Interrupt
 | 
			
		||||
        DCD     TIM8_UP_IRQHandler                ; TIM8 Update Interrupt
 | 
			
		||||
        DCD     TIM8_TRG_COM_IRQHandler           ; TIM8 Trigger and Commutation Interrupt
 | 
			
		||||
        DCD     TIM8_CC_IRQHandler                ; TIM8 Capture Compare Interrupt
 | 
			
		||||
        DCD     0                                 ; Reserved
 | 
			
		||||
        DCD     FMC_IRQHandler                    ; FMC
 | 
			
		||||
        DCD     SDMMC1_IRQHandler                 ; SDMMC1
 | 
			
		||||
        DCD     TIM5_IRQHandler                   ; TIM5
 | 
			
		||||
        DCD     SPI3_IRQHandler                   ; SPI3
 | 
			
		||||
        DCD     UART4_IRQHandler                  ; UART4
 | 
			
		||||
        DCD     UART5_IRQHandler                  ; UART5
 | 
			
		||||
        DCD     TIM6_DAC_IRQHandler               ; TIM6 and DAC1&2 underrun errors
 | 
			
		||||
        DCD     TIM7_IRQHandler                   ; TIM7
 | 
			
		||||
        DCD     DMA2_Channel1_IRQHandler          ; DMA2 Channel 1
 | 
			
		||||
        DCD     DMA2_Channel2_IRQHandler          ; DMA2 Channel 2
 | 
			
		||||
        DCD     DMA2_Channel3_IRQHandler          ; DMA2 Channel 3
 | 
			
		||||
        DCD     DMA2_Channel4_IRQHandler          ; DMA2 Channel 4
 | 
			
		||||
        DCD     DMA2_Channel5_IRQHandler          ; DMA2 Channel 5
 | 
			
		||||
        DCD     DFSDM1_FLT0_IRQHandler            ; DFSDM1 Filter 0 global Interrupt
 | 
			
		||||
        DCD     DFSDM1_FLT1_IRQHandler            ; DFSDM1 Filter 1 global Interrupt
 | 
			
		||||
        DCD     DFSDM1_FLT2_IRQHandler            ; DFSDM1 Filter 2 global Interrupt
 | 
			
		||||
        DCD     COMP_IRQHandler                   ; COMP Interrupt
 | 
			
		||||
        DCD     LPTIM1_IRQHandler                 ; LP TIM1 interrupt
 | 
			
		||||
        DCD     LPTIM2_IRQHandler                 ; LP TIM2 interrupt
 | 
			
		||||
        DCD     OTG_FS_IRQHandler                 ; USB OTG FS
 | 
			
		||||
        DCD     DMA2_Channel6_IRQHandler          ; DMA2 Channel 6
 | 
			
		||||
        DCD     DMA2_Channel7_IRQHandler          ; DMA2 Channel 7
 | 
			
		||||
        DCD     LPUART1_IRQHandler                ; LP UART 1 interrupt
 | 
			
		||||
        DCD     OCTOSPI1_IRQHandler               ; OctoSPI1 global interrupt
 | 
			
		||||
        DCD     I2C3_EV_IRQHandler                ; I2C3 event
 | 
			
		||||
        DCD     I2C3_ER_IRQHandler                ; I2C3 error
 | 
			
		||||
        DCD     SAI1_IRQHandler                   ; Serial Audio Interface 1 global interrupt
 | 
			
		||||
        DCD     SAI2_IRQHandler                   ; Serial Audio Interface 2 global interrupt
 | 
			
		||||
        DCD     OCTOSPI2_IRQHandler               ; OctoSPI2 global interrupt
 | 
			
		||||
        DCD     TSC_IRQHandler                    ; Touch Sense Controller global interrupt
 | 
			
		||||
        DCD     0                                 ; Reserved
 | 
			
		||||
        DCD     AES_IRQHandler                    ; AES global interrupt
 | 
			
		||||
        DCD     RNG_IRQHandler                    ; RNG global interrupt
 | 
			
		||||
        DCD     FPU_IRQHandler                    ; FPU
 | 
			
		||||
        DCD     HASH_CRS_IRQHandler               ; HASH and CRS interrupt
 | 
			
		||||
        DCD     I2C4_ER_IRQHandler                ; I2C4 error
 | 
			
		||||
        DCD     I2C4_EV_IRQHandler                ; I2C4 event
 | 
			
		||||
        DCD     DCMI_IRQHandler                   ; DCMI global interrupt
 | 
			
		||||
        DCD     0                                 ; Reserved
 | 
			
		||||
        DCD     0                                 ; Reserved
 | 
			
		||||
        DCD     0                                 ; Reserved
 | 
			
		||||
        DCD     0                                 ; Reserved
 | 
			
		||||
        DCD     DMA2D_IRQHandler                  ; DMA2D global interrupt       
 | 
			
		||||
        DCD     LTDC_IRQHandler                   ; LTDC global interrupt
 | 
			
		||||
        DCD     LTDC_ER_IRQHandler                ; LTDC error global interrupt
 | 
			
		||||
        DCD     GFXMMU_IRQHandler                 ; GFXMMU global interrupt
 | 
			
		||||
        DCD     DMAMUX1_OVR_IRQHandler            ; DMAMUX1 overrun global interrupt
 | 
			
		||||
 | 
			
		||||
;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
 | 
			
		||||
;;
 | 
			
		||||
;; Default interrupt handlers.
 | 
			
		||||
;;
 | 
			
		||||
        THUMB
 | 
			
		||||
        PUBWEAK Reset_Handler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(2)
 | 
			
		||||
Reset_Handler
 | 
			
		||||
        LDR     R0, =SystemInit
 | 
			
		||||
        BLX     R0
 | 
			
		||||
        LDR     R0, =__iar_program_start
 | 
			
		||||
        BX      R0
 | 
			
		||||
 | 
			
		||||
        PUBWEAK NMI_Handler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
NMI_Handler
 | 
			
		||||
        B NMI_Handler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK HardFault_Handler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
HardFault_Handler
 | 
			
		||||
        B HardFault_Handler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK MemManage_Handler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
MemManage_Handler
 | 
			
		||||
        B MemManage_Handler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK BusFault_Handler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
BusFault_Handler
 | 
			
		||||
        B BusFault_Handler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK UsageFault_Handler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
UsageFault_Handler
 | 
			
		||||
        B UsageFault_Handler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK SVC_Handler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
SVC_Handler
 | 
			
		||||
        B SVC_Handler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DebugMon_Handler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DebugMon_Handler
 | 
			
		||||
        B DebugMon_Handler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK PendSV_Handler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
PendSV_Handler
 | 
			
		||||
        B PendSV_Handler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK SysTick_Handler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
SysTick_Handler
 | 
			
		||||
        B SysTick_Handler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK WWDG_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
WWDG_IRQHandler
 | 
			
		||||
        B WWDG_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK PVD_PVM_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
PVD_PVM_IRQHandler
 | 
			
		||||
        B PVD_PVM_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TAMP_STAMP_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TAMP_STAMP_IRQHandler
 | 
			
		||||
        B TAMP_STAMP_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK RTC_WKUP_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
RTC_WKUP_IRQHandler
 | 
			
		||||
        B RTC_WKUP_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK FLASH_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
FLASH_IRQHandler
 | 
			
		||||
        B FLASH_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK RCC_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
RCC_IRQHandler
 | 
			
		||||
        B RCC_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK EXTI0_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
EXTI0_IRQHandler
 | 
			
		||||
        B EXTI0_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK EXTI1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
EXTI1_IRQHandler
 | 
			
		||||
        B EXTI1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK EXTI2_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
EXTI2_IRQHandler
 | 
			
		||||
        B EXTI2_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK EXTI3_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
EXTI3_IRQHandler
 | 
			
		||||
        B EXTI3_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK EXTI4_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
EXTI4_IRQHandler
 | 
			
		||||
        B EXTI4_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA1_Channel1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA1_Channel1_IRQHandler
 | 
			
		||||
        B DMA1_Channel1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA1_Channel2_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA1_Channel2_IRQHandler
 | 
			
		||||
        B DMA1_Channel2_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA1_Channel3_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA1_Channel3_IRQHandler
 | 
			
		||||
        B DMA1_Channel3_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA1_Channel4_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA1_Channel4_IRQHandler
 | 
			
		||||
        B DMA1_Channel4_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA1_Channel5_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA1_Channel5_IRQHandler
 | 
			
		||||
        B DMA1_Channel5_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA1_Channel6_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA1_Channel6_IRQHandler
 | 
			
		||||
        B DMA1_Channel6_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA1_Channel7_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA1_Channel7_IRQHandler
 | 
			
		||||
        B DMA1_Channel7_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK ADC1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
ADC1_IRQHandler
 | 
			
		||||
        B ADC1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK CAN1_TX_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
CAN1_TX_IRQHandler
 | 
			
		||||
        B CAN1_TX_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK CAN1_RX0_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
CAN1_RX0_IRQHandler
 | 
			
		||||
        B CAN1_RX0_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK CAN1_RX1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
CAN1_RX1_IRQHandler
 | 
			
		||||
        B CAN1_RX1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK CAN1_SCE_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
CAN1_SCE_IRQHandler
 | 
			
		||||
        B CAN1_SCE_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK EXTI9_5_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
EXTI9_5_IRQHandler
 | 
			
		||||
        B EXTI9_5_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM1_BRK_TIM15_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM1_BRK_TIM15_IRQHandler
 | 
			
		||||
        B TIM1_BRK_TIM15_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM1_UP_TIM16_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM1_UP_TIM16_IRQHandler
 | 
			
		||||
        B TIM1_UP_TIM16_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM1_TRG_COM_TIM17_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM1_TRG_COM_TIM17_IRQHandler
 | 
			
		||||
        B TIM1_TRG_COM_TIM17_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM1_CC_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM1_CC_IRQHandler
 | 
			
		||||
        B TIM1_CC_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM2_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM2_IRQHandler
 | 
			
		||||
        B TIM2_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM3_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM3_IRQHandler
 | 
			
		||||
        B TIM3_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM4_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM4_IRQHandler
 | 
			
		||||
        B TIM4_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK I2C1_EV_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
I2C1_EV_IRQHandler
 | 
			
		||||
        B I2C1_EV_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK I2C1_ER_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
I2C1_ER_IRQHandler
 | 
			
		||||
        B I2C1_ER_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK I2C2_EV_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
I2C2_EV_IRQHandler
 | 
			
		||||
        B I2C2_EV_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK I2C2_ER_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
I2C2_ER_IRQHandler
 | 
			
		||||
        B I2C2_ER_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK SPI1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
SPI1_IRQHandler
 | 
			
		||||
        B SPI1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK SPI2_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
SPI2_IRQHandler
 | 
			
		||||
        B SPI2_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK USART1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
USART1_IRQHandler
 | 
			
		||||
        B USART1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK USART2_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
USART2_IRQHandler
 | 
			
		||||
        B USART2_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK USART3_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
USART3_IRQHandler
 | 
			
		||||
        B USART3_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK EXTI15_10_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
EXTI15_10_IRQHandler
 | 
			
		||||
        B EXTI15_10_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK RTC_Alarm_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
RTC_Alarm_IRQHandler
 | 
			
		||||
        B RTC_Alarm_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DFSDM1_FLT3_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DFSDM1_FLT3_IRQHandler
 | 
			
		||||
        B DFSDM1_FLT3_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM8_BRK_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM8_BRK_IRQHandler
 | 
			
		||||
        B TIM8_BRK_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM8_UP_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM8_UP_IRQHandler
 | 
			
		||||
        B TIM8_UP_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM8_TRG_COM_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM8_TRG_COM_IRQHandler
 | 
			
		||||
        B TIM8_TRG_COM_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM8_CC_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM8_CC_IRQHandler
 | 
			
		||||
        B TIM8_CC_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK FMC_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
FMC_IRQHandler
 | 
			
		||||
        B FMC_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK SDMMC1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
SDMMC1_IRQHandler
 | 
			
		||||
        B SDMMC1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM5_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM5_IRQHandler
 | 
			
		||||
        B TIM5_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK SPI3_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
SPI3_IRQHandler
 | 
			
		||||
        B SPI3_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK UART4_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
UART4_IRQHandler
 | 
			
		||||
        B UART4_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK UART5_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
UART5_IRQHandler
 | 
			
		||||
        B UART5_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM6_DAC_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM6_DAC_IRQHandler
 | 
			
		||||
        B TIM6_DAC_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK TIM7_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TIM7_IRQHandler
 | 
			
		||||
        B TIM7_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA2_Channel1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA2_Channel1_IRQHandler
 | 
			
		||||
        B DMA2_Channel1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA2_Channel2_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA2_Channel2_IRQHandler
 | 
			
		||||
        B DMA2_Channel2_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA2_Channel3_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA2_Channel3_IRQHandler
 | 
			
		||||
        B DMA2_Channel3_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA2_Channel4_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA2_Channel4_IRQHandler
 | 
			
		||||
        B DMA2_Channel4_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA2_Channel5_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA2_Channel5_IRQHandler
 | 
			
		||||
        B DMA2_Channel5_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DFSDM1_FLT0_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DFSDM1_FLT0_IRQHandler
 | 
			
		||||
        B DFSDM1_FLT0_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DFSDM1_FLT1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DFSDM1_FLT1_IRQHandler
 | 
			
		||||
        B DFSDM1_FLT1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DFSDM1_FLT2_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DFSDM1_FLT2_IRQHandler
 | 
			
		||||
        B DFSDM1_FLT2_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK COMP_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
COMP_IRQHandler
 | 
			
		||||
        B COMP_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK LPTIM1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
LPTIM1_IRQHandler
 | 
			
		||||
        B LPTIM1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK LPTIM2_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
LPTIM2_IRQHandler
 | 
			
		||||
        B LPTIM2_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK OTG_FS_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
OTG_FS_IRQHandler
 | 
			
		||||
        B OTG_FS_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA2_Channel6_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA2_Channel6_IRQHandler
 | 
			
		||||
        B DMA2_Channel6_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA2_Channel7_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA2_Channel7_IRQHandler
 | 
			
		||||
        B DMA2_Channel7_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK LPUART1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
LPUART1_IRQHandler
 | 
			
		||||
        B LPUART1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK OCTOSPI1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
OCTOSPI1_IRQHandler
 | 
			
		||||
        B OCTOSPI1_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK I2C3_EV_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
I2C3_EV_IRQHandler
 | 
			
		||||
        B I2C3_EV_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK I2C3_ER_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
I2C3_ER_IRQHandler
 | 
			
		||||
        B I2C3_ER_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK SAI1_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
SAI1_IRQHandler
 | 
			
		||||
        B SAI1_IRQHandler
 | 
			
		||||
 | 
			
		||||
       PUBWEAK SAI2_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
SAI2_IRQHandler
 | 
			
		||||
        B SAI2_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK OCTOSPI2_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
OCTOSPI2_IRQHandler
 | 
			
		||||
        B OCTOSPI2_IRQHandler
 | 
			
		||||
 | 
			
		||||
       PUBWEAK TSC_IRQHandler
 | 
			
		||||
       SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
TSC_IRQHandler
 | 
			
		||||
       B TSC_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK AES_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
AES_IRQHandler
 | 
			
		||||
        B AES_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK RNG_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
RNG_IRQHandler
 | 
			
		||||
        B RNG_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK FPU_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
FPU_IRQHandler
 | 
			
		||||
        B FPU_IRQHandler
 | 
			
		||||
        
 | 
			
		||||
        PUBWEAK HASH_CRS_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
HASH_CRS_IRQHandler
 | 
			
		||||
        B HASH_CRS_IRQHandler
 | 
			
		||||
        
 | 
			
		||||
        PUBWEAK I2C4_ER_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
I2C4_ER_IRQHandler
 | 
			
		||||
        B I2C4_ER_IRQHandler
 | 
			
		||||
        
 | 
			
		||||
        PUBWEAK I2C4_EV_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
I2C4_EV_IRQHandler
 | 
			
		||||
        B I2C4_EV_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMA2D_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMA2D_IRQHandler
 | 
			
		||||
        B DMA2D_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DCMI_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DCMI_IRQHandler
 | 
			
		||||
        B DCMI_IRQHandler
 | 
			
		||||
        
 | 
			
		||||
        PUBWEAK LTDC_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
LTDC_IRQHandler
 | 
			
		||||
        B LTDC_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK LTDC_ER_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
LTDC_ER_IRQHandler
 | 
			
		||||
        B LTDC_ER_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK GFXMMU_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
GFXMMU_IRQHandler
 | 
			
		||||
        B GFXMMU_IRQHandler
 | 
			
		||||
 | 
			
		||||
        PUBWEAK DMAMUX1_OVR_IRQHandler
 | 
			
		||||
        SECTION .text:CODE:NOROOT:REORDER(1)
 | 
			
		||||
DMAMUX1_OVR_IRQHandler
 | 
			
		||||
        B DMAMUX1_OVR_IRQHandler
 | 
			
		||||
        
 | 
			
		||||
        END
 | 
			
		||||
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
 | 
			
		||||
| 
						 | 
				
			
			@ -0,0 +1,59 @@
 | 
			
		|||
/* Linker script to configure memory regions.
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier: BSD-3-Clause
 | 
			
		||||
 ******************************************************************************
 | 
			
		||||
 * @attention
 | 
			
		||||
 *
 | 
			
		||||
 * Copyright (c) 2016-2020 STMicroelectronics.
 | 
			
		||||
 * All rights reserved.
 | 
			
		||||
 *
 | 
			
		||||
 * This software component is licensed by ST under BSD 3-Clause license,
 | 
			
		||||
 * the "License"; You may not use this file except in compliance with the
 | 
			
		||||
 * License. You may obtain a copy of the License at:
 | 
			
		||||
 *                        opensource.org/licenses/BSD-3-Clause
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************
 | 
			
		||||
*/
 | 
			
		||||
/* Device specific values */
 | 
			
		||||
 | 
			
		||||
/* Tools provide -DMBED_ROM_START=xxx -DMBED_ROM_SIZE=xxx -DMBED_RAM_START=xxx -DMBED_RAM_SIZE=xxx */
 | 
			
		||||
 | 
			
		||||
define symbol VECTORS     = 111; /* This value must match NVIC_NUM_VECTORS in cmsis_nvic.h */
 | 
			
		||||
define symbol HEAP_SIZE   = 0x10000;
 | 
			
		||||
 | 
			
		||||
/* Common - Do not change */
 | 
			
		||||
 | 
			
		||||
if (!isdefinedsymbol(MBED_APP_START)) {
 | 
			
		||||
    define symbol MBED_APP_START = MBED_ROM_START;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
if (!isdefinedsymbol(MBED_APP_SIZE)) {
 | 
			
		||||
    define symbol MBED_APP_SIZE = MBED_ROM_SIZE;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
if (!isdefinedsymbol(MBED_BOOT_STACK_SIZE)) {
 | 
			
		||||
    /* This value is normally defined by the tools 
 | 
			
		||||
        to 0x1000 for bare metal and 0x400 for RTOS */
 | 
			
		||||
    define symbol MBED_BOOT_STACK_SIZE = 0x400;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
/* Round up VECTORS_SIZE to 8 bytes */
 | 
			
		||||
define symbol VECTORS_SIZE = ((VECTORS * 4) + 7) & ~7;
 | 
			
		||||
define symbol RAM_REGION_START = MBED_RAM_START + VECTORS_SIZE;
 | 
			
		||||
define symbol RAM_REGION_SIZE = MBED_RAM_SIZE - VECTORS_SIZE;
 | 
			
		||||
 | 
			
		||||
define memory mem with size = 4G;
 | 
			
		||||
define region ROM_region = mem:[from MBED_APP_START size MBED_APP_SIZE];
 | 
			
		||||
define region RAM_region = mem:[from RAM_REGION_START size RAM_REGION_SIZE];
 | 
			
		||||
 | 
			
		||||
define block CSTACK    with alignment = 8, size = MBED_BOOT_STACK_SIZE   { };
 | 
			
		||||
define block HEAP      with alignment = 8, size = HEAP_SIZE     { };
 | 
			
		||||
 | 
			
		||||
initialize by copy { readwrite };
 | 
			
		||||
do not initialize  { section .noinit };
 | 
			
		||||
 | 
			
		||||
place at address mem: MBED_APP_START { readonly section .intvec };
 | 
			
		||||
 | 
			
		||||
place in ROM_region   { readonly };
 | 
			
		||||
place in RAM_region   { readwrite,
 | 
			
		||||
                        block CSTACK, block HEAP };
 | 
			
		||||
| 
						 | 
				
			
			@ -0,0 +1,47 @@
 | 
			
		|||
/* mbed Microcontroller Library
 | 
			
		||||
 * SPDX-License-Identifier: BSD-3-Clause
 | 
			
		||||
 ******************************************************************************
 | 
			
		||||
 * @attention
 | 
			
		||||
 *
 | 
			
		||||
 * <h2><center>© Copyright (c) 2016-2020 STMicroelectronics.
 | 
			
		||||
 * All rights reserved.</center></h2>
 | 
			
		||||
 *
 | 
			
		||||
 * This software component is licensed by ST under BSD 3-Clause license,
 | 
			
		||||
 * the "License"; You may not use this file except in compliance with the
 | 
			
		||||
 * License. You may obtain a copy of the License at:
 | 
			
		||||
 *                        opensource.org/licenses/BSD-3-Clause
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#ifndef MBED_CMSIS_NVIC_H
 | 
			
		||||
#define MBED_CMSIS_NVIC_H
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_ROM_START)
 | 
			
		||||
#define MBED_ROM_START  0x8000000
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_ROM_SIZE)
 | 
			
		||||
#define MBED_ROM_SIZE  0x200000  // 2.0 MB
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_RAM_START)
 | 
			
		||||
#define MBED_RAM_START  0x20000000
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_RAM_SIZE)
 | 
			
		||||
#define MBED_RAM_SIZE  0x40000  // 192KB SRAM1 + 64KB SRAM2
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_RAM1_START)
 | 
			
		||||
#define MBED_RAM1_START  0x20040000
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#if !defined(MBED_RAM1_SIZE)
 | 
			
		||||
#define MBED_RAM1_SIZE  0x60000  // 384KB SRAM3
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#define NVIC_NUM_VECTORS        111
 | 
			
		||||
#define NVIC_RAM_VECTOR_ADDRESS MBED_RAM_START
 | 
			
		||||
 | 
			
		||||
#endif
 | 
			
		||||
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							| 
						 | 
				
			
			@ -0,0 +1,42 @@
 | 
			
		|||
/* mbed Microcontroller Library
 | 
			
		||||
 * SPDX-License-Identifier: BSD-3-Clause
 | 
			
		||||
 ******************************************************************************
 | 
			
		||||
 *
 | 
			
		||||
 * Copyright (c) 2017-2020 STMicroelectronics.
 | 
			
		||||
 * All rights reserved.
 | 
			
		||||
 *
 | 
			
		||||
 * This software component is licensed by ST under BSD 3-Clause license,
 | 
			
		||||
 * the "License"; You may not use this file except in compliance with the
 | 
			
		||||
 * License. You may obtain a copy of the License at:
 | 
			
		||||
 *                        opensource.org/licenses/BSD-3-Clause
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************
 | 
			
		||||
 */
 | 
			
		||||
#ifndef __US_TICKER_DATA_H
 | 
			
		||||
#define __US_TICKER_DATA_H
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
extern "C" {
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#include "stm32l4xx.h"
 | 
			
		||||
#include "stm32l4xx_ll_tim.h"
 | 
			
		||||
#include "cmsis_nvic.h"
 | 
			
		||||
 | 
			
		||||
#define TIM_MST      TIM5
 | 
			
		||||
#define TIM_MST_IRQ  TIM5_IRQn
 | 
			
		||||
#define TIM_MST_RCC  __HAL_RCC_TIM5_CLK_ENABLE()
 | 
			
		||||
#define TIM_MST_DBGMCU_FREEZE  __HAL_DBGMCU_FREEZE_TIM5()
 | 
			
		||||
 | 
			
		||||
#define TIM_MST_RESET_ON   __HAL_RCC_TIM5_FORCE_RESET()
 | 
			
		||||
#define TIM_MST_RESET_OFF  __HAL_RCC_TIM5_RELEASE_RESET()
 | 
			
		||||
 | 
			
		||||
#define TIM_MST_BIT_WIDTH  32 // 16 or 32
 | 
			
		||||
 | 
			
		||||
#define TIM_MST_PCLK  1 // Select the peripheral clock number (1 or 2)
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
}
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#endif // __US_TICKER_DATA_H
 | 
			
		||||
| 
						 | 
				
			
			@ -0,0 +1,53 @@
 | 
			
		|||
/* mbed Microcontroller Library
 | 
			
		||||
 * SPDX-License-Identifier: BSD-3-Clause
 | 
			
		||||
 ******************************************************************************
 | 
			
		||||
 *
 | 
			
		||||
 * Copyright (c) 2016-2020 STMicroelectronics.
 | 
			
		||||
 * All rights reserved.
 | 
			
		||||
 *
 | 
			
		||||
 * This software component is licensed by ST under BSD 3-Clause license,
 | 
			
		||||
 * the "License"; You may not use this file except in compliance with the
 | 
			
		||||
 * License. You may obtain a copy of the License at:
 | 
			
		||||
 *                        opensource.org/licenses/BSD-3-Clause
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#ifndef MBED_OBJECTS_H
 | 
			
		||||
#define MBED_OBJECTS_H
 | 
			
		||||
 | 
			
		||||
#include "cmsis.h"
 | 
			
		||||
#include "PortNames.h"
 | 
			
		||||
#include "PeripheralNames.h"
 | 
			
		||||
#include "PinNames.h"
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
extern "C" {
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
struct gpio_irq_s {
 | 
			
		||||
    IRQn_Type irq_n;
 | 
			
		||||
    uint32_t irq_index;
 | 
			
		||||
    uint32_t event;
 | 
			
		||||
    PinName pin;
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
struct port_s {
 | 
			
		||||
    PortName port;
 | 
			
		||||
    uint32_t mask;
 | 
			
		||||
    PinDirection direction;
 | 
			
		||||
    __IO uint32_t *reg_in;
 | 
			
		||||
    __IO uint32_t *reg_out;
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
struct trng_s {
 | 
			
		||||
    RNG_HandleTypeDef handle;
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
#include "common_objects.h"
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
}
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#endif
 | 
			
		||||
		Loading…
	
		Reference in New Issue