2014-10-05 07:18:48 +00:00
|
|
|
/* mbed Microcontroller Library
|
|
|
|
* Copyright (c) 2006-2013 ARM Limited
|
|
|
|
*
|
|
|
|
* Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
* you may not use this file except in compliance with the License.
|
|
|
|
* You may obtain a copy of the License at
|
|
|
|
*
|
|
|
|
* http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
*
|
|
|
|
* Unless required by applicable law or agreed to in writing, software
|
|
|
|
* distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
* WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
* See the License for the specific language governing permissions and
|
|
|
|
* limitations under the License.
|
|
|
|
*/
|
2015-03-21 14:10:39 +00:00
|
|
|
#include <stddef.h>
|
|
|
|
#include "us_ticker_api.h"
|
|
|
|
#include "PeripheralNames.h"
|
2014-10-05 07:18:48 +00:00
|
|
|
|
|
|
|
static int us_ticker_inited = 0;
|
2015-03-21 13:59:21 +00:00
|
|
|
int MRT_Clock_MHz;
|
|
|
|
unsigned int ticker_fullcount_us;
|
|
|
|
unsigned long int ticker_expired_count_us = 0;
|
2014-10-05 07:18:48 +00:00
|
|
|
|
|
|
|
#define US_TICKER_TIMER_IRQn MRT_IRQn
|
|
|
|
|
2015-03-21 13:59:21 +00:00
|
|
|
void us_ticker_init(void) {
|
|
|
|
|
2014-10-05 07:18:48 +00:00
|
|
|
if (us_ticker_inited)
|
|
|
|
return;
|
|
|
|
|
|
|
|
us_ticker_inited = 1;
|
|
|
|
|
2015-03-21 13:59:21 +00:00
|
|
|
// Calculate MRT clock value (MRT has no prescaler)
|
|
|
|
MRT_Clock_MHz = (SystemCoreClock / 1000000);
|
|
|
|
// Calculate fullcounter value in us (MRT has 31 bits and clock is 30MHz)
|
|
|
|
ticker_fullcount_us = 0x80000000UL/MRT_Clock_MHz;
|
|
|
|
|
2014-10-05 07:18:48 +00:00
|
|
|
// Enable the MRT clock
|
|
|
|
LPC_SYSCON->SYSAHBCLKCTRL |= (1 << 10);
|
|
|
|
|
|
|
|
// Clear peripheral reset the MRT
|
|
|
|
LPC_SYSCON->PRESETCTRL |= (1 << 7);
|
|
|
|
|
2015-03-21 13:59:21 +00:00
|
|
|
// Force load interval value (Bit 0-30 is interval value, Bit 31 is Force Load bit)
|
2014-10-05 07:18:48 +00:00
|
|
|
LPC_MRT->INTVAL0 = 0xFFFFFFFFUL;
|
2015-03-21 13:59:21 +00:00
|
|
|
// Enable Ch0 interrupt, Mode 0 is Repeat Interrupt
|
|
|
|
LPC_MRT->CTRL0 = (0x0 << 1) | (0x1 << 0);
|
2014-10-05 07:18:48 +00:00
|
|
|
|
2015-03-21 13:59:21 +00:00
|
|
|
// Force load interval value (Bit 0-30 is interval value, Bit 31 is Force Load bit)
|
2014-10-05 07:18:48 +00:00
|
|
|
LPC_MRT->INTVAL1 = 0x80000000UL;
|
2015-03-21 13:59:21 +00:00
|
|
|
// Disable ch1 interrupt, Mode 0 is Repeat Interrupt
|
|
|
|
LPC_MRT->CTRL1 = (0x0 << 1) | (0x0 << 0);
|
|
|
|
|
2014-10-05 07:18:48 +00:00
|
|
|
// Set MRT interrupt vector
|
|
|
|
NVIC_SetVector(US_TICKER_TIMER_IRQn, (uint32_t)us_ticker_irq_handler);
|
|
|
|
NVIC_EnableIRQ(US_TICKER_TIMER_IRQn);
|
|
|
|
}
|
|
|
|
|
2015-03-21 13:59:21 +00:00
|
|
|
//TIMER0 is used for us ticker and timers (Timer, wait(), wait_us() etc)
|
|
|
|
uint32_t us_ticker_read() {
|
|
|
|
|
2014-10-05 07:18:48 +00:00
|
|
|
if (!us_ticker_inited)
|
|
|
|
us_ticker_init();
|
|
|
|
|
|
|
|
// Generate ticker value
|
2015-03-21 13:59:21 +00:00
|
|
|
// MRT source clock is SystemCoreClock (30MHz) and MRT is a 31-bit countdown timer
|
|
|
|
// Calculate expected value using number of expired times to mimic a 32bit timer @ 1 MHz
|
|
|
|
return (0x7FFFFFFFUL - LPC_MRT->TIMER0)/MRT_Clock_MHz + ticker_expired_count_us;
|
2014-10-05 07:18:48 +00:00
|
|
|
}
|
|
|
|
|
2015-03-21 13:59:21 +00:00
|
|
|
//TIMER1 is used for Timestamped interrupts (Ticker(), Timeout())
|
|
|
|
void us_ticker_set_interrupt(timestamp_t timestamp) {
|
|
|
|
|
|
|
|
// MRT source clock is SystemCoreClock (30MHz) and MRT is a 31-bit countdown timer
|
|
|
|
// Force load interval value (Bit 0-30 is interval value, Bit 31 is Force Load bit)
|
|
|
|
// Note: The MRT has less counter headroom available than the typical mbed 32bit timer @ 1 MHz.
|
|
|
|
// The calculated counter interval until the next timestamp will be truncated and an
|
|
|
|
// 'early' interrupt will be generated in case the max required count interval exceeds
|
|
|
|
// the available 31 bits space. However, the mbed us_ticker interrupt handler will
|
|
|
|
// check current time against the next scheduled timestamp and simply re-issue the
|
|
|
|
// same interrupt again when needed. The calculated counter interval will now be smaller.
|
|
|
|
LPC_MRT->INTVAL1 = (((timestamp - us_ticker_read()) * MRT_Clock_MHz) | 0x80000000UL);
|
|
|
|
|
2014-10-05 07:18:48 +00:00
|
|
|
// Enable interrupt
|
|
|
|
LPC_MRT->CTRL1 |= 1;
|
|
|
|
}
|
|
|
|
|
Ticker: add fire interrupt now function
fire_interrupt function should be used for events in the past. As we have now
64bit timestamp, we can figure out what is in the past, and ask a target to invoke
an interrupt immediately. The previous attemps in the target HAL tickers were not ideal, as it can wrap around easily (16 or 32 bit counters). This new
functionality should solve this problem.
set_interrupt for tickers in HAL code should not handle anything but the next match interrupt. If it was in the past is handled by the upper layer.
It is possible that we are setting next event to the close future, so once it is set it is already in the past. Therefore we add a check after set interrupt to verify it is in future.
If it is not, we fire interrupt immediately. This results in
two events - first one immediate, correct one. The second one might be scheduled in far future (almost entire ticker range),
that should be discarded.
The specification for the fire_interrupts are:
- should set pending bit for the ticker interrupt (as soon as possible),
the event we are scheduling is already in the past, and we do not want to skip
any events
- no arguments are provided, neither return value, not needed
- ticker should be initialized prior calling this function (no need to check if it is already initialized)
All our targets provide this new functionality, removing old misleading if (timestamp is in the past) checks.
2017-06-27 11:18:59 +00:00
|
|
|
void us_ticker_fire_interrupt(void)
|
|
|
|
{
|
|
|
|
NVIC_SetPendingIRQ(US_TICKER_TIMER_IRQn);
|
|
|
|
}
|
|
|
|
|
2015-03-21 13:59:21 +00:00
|
|
|
//Disable Timestamped interrupts triggered by TIMER1
|
|
|
|
void us_ticker_disable_interrupt() {
|
|
|
|
//Timer1 for Timestamped interrupts (31 bits downcounter @ SystemCoreClock)
|
2014-10-05 07:18:48 +00:00
|
|
|
LPC_MRT->CTRL1 &= ~1;
|
|
|
|
}
|
|
|
|
|
2015-03-21 13:59:21 +00:00
|
|
|
void us_ticker_clear_interrupt() {
|
|
|
|
|
|
|
|
//Timer1 for Timestamped interrupts (31 bits downcounter @ SystemCoreClock)
|
2014-10-05 07:18:48 +00:00
|
|
|
if (LPC_MRT->STAT1 & 1)
|
|
|
|
LPC_MRT->STAT1 = 1;
|
|
|
|
|
2015-03-21 13:59:21 +00:00
|
|
|
//Timer0 for us counter (31 bits downcounter @ SystemCoreClock)
|
2014-10-05 07:18:48 +00:00
|
|
|
if (LPC_MRT->STAT0 & 1) {
|
|
|
|
LPC_MRT->STAT0 = 1;
|
2015-03-21 13:59:21 +00:00
|
|
|
ticker_expired_count_us += ticker_fullcount_us;
|
2014-10-05 07:18:48 +00:00
|
|
|
}
|
|
|
|
}
|